“Substrate Triggering and Salicide Effects on ESD Performances and Protection Circuit Design in Deep Submicron CMOS Process,” Amerasekera, et al; IEDM 95; pp. 575-550. |
“A Substrate Triggered Lateral Bipolar Circuit for High Voltage Tolerant ESD Protection Applications,” Smith. |
“EOS/ESD Analysis of High-Density Logic Chips,” Ramaswamy, et al; EOS/ESD Symposium 96; pp. 286-290. |
“Analysis of Snubber-Clamped Diode-String Mixed Voltage Interface ESD Protection Network for Advanced Microprocessors,” Voldman et al.;EOS/ESD Symposium 95; pp. 43-61. |