Claims
- 1. An apparatus comprising a circuit configured to automatically generate a sleep signal upon detecting that one or more chip select signals has been in a first state for a predetermined number of clock cycles.
- 2. The apparatus according to claim 1, wherein each of said one or more chip select signals comprise a chip enable signal.
- 3. The apparatus according to claim 1, wherein said circuit is further configured to generate one or more internal select signals.
- 4. The apparatus according to claim 3, wherein said one or more internal select signals correspond to said one or more chip select signals.
- 5. The apparatus according to claim 1, wherein said circuit is part of a synchronous integrated circuit.
- 6. The apparatus according to claim 5, wherein said synchronous integrated circuit is an SRAM.
- 7. The apparatus according to claim 5, wherein said synchronous integrated circuit is an application specific integrated circuit (ASIC).
- 8. The apparatus according to claim 1, wherein said circuit comprises:
an input buffer configured to generate a control signal; and a counter configured to generate said sleep signal in response to said control signal.
- 9. The apparatus according to claim 1, wherein said circuit is further responsive to a clock signal.
- 10. The apparatus according to claim 9, wherein said clock signal comprises an internal clock signal or an external clock signal.
- 11. The apparatus according to claim 1, wherein said sleep signal is a Jedec-standard “ZZ” signal.
- 12. The apparatus according to claim 1, wherein said circuit is enabled or disabled in response to an enable signal.
- 13. A circuit comprising:
means for automatically generating a sleep signal; and means for detecting if one or more chip select signals has been in a first state for a predetermined number of clock cycles, wherein said detecting means controls said generating means.
- 14. A method for reducing power consumption in a synchronous integrated circuit comprising the steps of:
(A) automatically generating a sleep signal; and (B) detecting if one or more chip select signals has been in a first state for a predetermined number of clock cycles, wherein step (B) controls step (A).
- 15. The method according to claim 14, wherein said synchronous integrated circuit is an SRAM.
- 16. The method according to claim 14, wherein step (A) is further responsive to a clock signal.
- 17. The method according to claim 16, wherein step (B) comprises the sub-steps of:
(B-1) when a control signal is in a first state, counting a number of pulses of said clock signal; (B-2) when said number of pulses counted reaches a predetermined value, setting said sleep signal to a first predetermined state; and (B-3) when said control signal is in a second state, (i) resetting said number of pulses counted and/or (ii) setting said sleep signal to a second predetermined state.
- 18. The method according to claim 17, wherein said predetermined value is programmable.
- 19. The method according to claim 14, wherein step (B) further comprises:
generating one or more internal select signals, wherein said one or more internal select signals correspond to said one or more chip select signals.
- 20. The method according to claim 13, wherein said sleep signal is a Jedec-standard “ZZ” signal.
Parent Case Info
1. This is a continuation of U.S. Ser. No. 09/433,822, filed Nov. 26, 2000.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09433822 |
Nov 1999 |
US |
| Child |
09747790 |
Dec 2000 |
US |