Claims
- 1. An apparatus comprising a circuit configured to automatically generate a sleep signal upon detecting that one or more chip select signals has been in a first state for a predetermined number of clock cycles, wherein said circuit is enabled or disabled in response to an enable signal.
- 2. The apparatus according to claim 1, wherein said circuit comprises:an input buffer configured to generate a control signal; and a counter configured to generate said sleep signal in response to said control signal.
- 3. The apparatus according to claim 1, wherein said sleep signal is a Jedec-standard “ZZ” signal.
- 4. The apparatus according to claim 1, wherein said circuit is further configured to generate one or more internal select signals.
- 5. The apparatus according to claim 4, wherein said one or more internal select signals correspond to said one or more chip select signals.
- 6. The apparatus according to claim 1, wherein said circuit is part of a synchronous integrated circuit.
- 7. The apparatus according to claim 6, wherein said synchronous integrated circuit comprises an SRAM.
- 8. The apparatus according to claim 6, wherein said synchronous integrated circuit comprises an application specific integrated circuit (ASIC).
- 9. The apparatus according to claim 1, wherein said circuit is further responsive to a clock signal.
- 10. The apparatus according to claim 9, wherein said clock signal comprises an internal clock signal or an external clock signal.
- 11. A method for reducing power consumption in a synchronous integrated circuit comprising the steps of:(A) detecting if one or more chip select signals has been in a first state for a predetermined number of clock cycles; and (B) automatically generating a Jedec-standard “ZZ” signal when said one or more chip select signals has been in said first state for said predetermined number of clock cycles.
- 12. The method according to claim 11, wherein step (B) further comprises:generating one or more internal select signals corresponding to said one or more chip set signgnals.
- 13. The method according to claim 11, wherein said Jedec-standard “ZZ” signal is automatically generated in response to a clock signal.
- 14. The method according to claim 13, further comprising the sub-steps of:when a control signal is in a first state, counting a number of pulses of said clock signal; when said number of pulses counted reaches a predetermined value, setting said Jedec-standard “ZZ” signal to a first predetermined state; and when said control signal is in a second state, (i) resetting said number of pulses counted and/or (ii) setting said Jedec-standard “ZZ” signal to a second predetermined state.
- 15. An apparatus comprising a circuit configured to automatically generate a Jedec-standard “ZZ” signal upon detecting that one or more chip select signals have been in a first state for a predetermined number of clock cycles.
- 16. The apparatus according to claim 15, wherein each of said one or more chip select signals comprise a chip enable signal.
- 17. The apparatus according to claim 15, wherein said circuit is enabled or disabled in response to an enable signal.
- 18. The apparatus according to claim 15, wherein said circuit is further configured to generate one or more internal select signals.
- 19. The apparatus according to claim 15, wherein said circuit is further responsive to a clock signal.
- 20. The apparatus according to claim 19, wherein said clock signal comprises an internal clock signal or an external clock signal.
- 21. A method for reducing power consumption in a synchronous integrated circuit comprising the steps of:counting a number of pulses of said clock signal when a control signal is in a first state; when said number of pulses counted reaches a predetermined value, automatically setting a sleep signal to a first predetermined state; and when said control signal is in a second state, (i) resetting said number of pulses counted and/or (ii) setting said sleep signal to a second predetermined state.
- 22. The method according to claim 21, wherein said synchronous integrated circuit comprises an SRAM.
- 23. The method according to claim 21, wherein said predetermined value is programmable.
- 24. The method according to claim 21, wherein said sleep signal comprises a Jedec-standard “ZZ” signal.
Parent Case Info
This is a continuation of U.S. Ser. No. 09/433,822, filed Nov. 3, 1999, now issued as U.S. Pat. No. 6,166,991.
US Referenced Citations (13)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/433822 |
Nov 1999 |
US |
Child |
09/747790 |
|
US |