The invention relates to a circuit arrangement to reduce leakage power and to increase the performance of a circuit comprising a first electric potential, a second electric potential and a third electric potential lying between the first and the second electric potential, wherein said third electric potential has a changeable potential drop opposite to the first or the second electric potential and wherein a circuit to be provided with a changeable supply voltage is arranged between said third and said second or first electric potential.
Modern technologies in chip design, e.g. like in processor or computer circuit design, suffer a high leakage current in the order of the dynamic power dissipation.
To reduce power dissipation within processors and/or computer devices it is known to cut-off certain circuits actually not being used from a clock signal triggering said circuits (clock gating). Examples for circuits exposed to clock gating are circuits being part of a sequential network within a processor.
Furthermore it is known to cut-off certain circuits from supply voltage (power gating). For power gating it is known to use header and/or footer devices to cut-off a particularly circuit from supply voltage and/or from ground. Thereby a header device is arranged between an upper electric potential and the circuit, wherein a footer device is arranged between a lower electric potential, e.g. ground and the circuit. Beside others the application of header and/or footer devices reduces leakage dramatically because they cut-off particular circuits from their supply nodes. Whereas leakage is almost eliminated the internal state of the particular circuits is lost. One disadvantage of this solution is a significant dead time when reactivating said circuit since the internal state the circuit had before it has been cut-off from supply voltage first has to be recovered when reactivating said circuit. Furthermore, the sudden change in current leads to large peaks in the supply network. Such a solution is only useable for circuits having a relatively low frequency in being cut-off and reconnected again.
The main contributors to leakage current are gate and subthreshold leakage, both being a strong function of supply voltage. As it can be seen in
Thereby the most power efficient way to reduce supply voltage would be off chip. However, to allow a finer grain of voltage islands an on-chip approach is preferred.
In
In
By switching the first transistor an electric potential on virtual ground 111 is received compared with ground having a potential drop 110 equal to the voltage drop within the transistor 121 when switched. If the control signal cntl does not switch the transistor 121, it switches the transistor 123 in circuit path 102. Thereby a current flowing through the transistors 122 and 123 causes a potential drop between ground 110 and virtual ground 111 equal to the sum of the voltage drop within the transistors 121 and 122 when switched. The circuit arrangement in
In
This way it is possible to expose a circuit being supplied with the virtual supply voltage vitualVdd to power mode, two different deep doze modes and to sleep mode when none of the transistors is switched. A drawback of the circuit arrangement shown in
The disadvantage of the circuit arrangements according to the state of the art is that plenty of relatively large transistors are required to switch between the different modes. This leads to high power dissipation of the control signals used for switching these transistors. Hence the break-even number of cycles at reduced virtual supply voltage is too large for frequents state transitions. Furthermore the circuit arrangements cannot be used in combination with modern processor architecture based on relatively low supply voltage since the potential drops between power, doze and if available sleep mode are reducing the virtual potential too much, so that internal states of registers are lost and no preservation of states is possible.
It is therefore an object of the invention to provide an improved circuit arrangement with reduced power dissipation and increased performance plus a method to increase the performance of and to reduce the power dissipation within a circuit being part of such a circuit arrangement.
The first object of the invention is achieved by a circuit arrangement to reduce leakage power and to increase the performance of a circuit comprising a first electric potential, a second electric potential and a third electric potential lying between the first and the second electric potential, wherein said third electric potential has a changeable potential drop opposite to the first or opposite to the second electric potential and wherein a circuit to be provided with a changeable supply voltage is arranged between said third and said second or between said third and said first electric potential, wherein a diode is arranged between said third and said second or first electric potential to obtain said potential drop of the third electric potential. A switch is arranged parallel to said diode between the third and the second or between the third and the first electric potential to change the potential drop of the third electric potential opposite to the first or the second electric potential about the voltage drop of said diode. Said switch comprises a transistor having a broad transistor channel. Such a transistor has a low voltage drop, so that the voltage drop between the third and the second or between the third and the first electric potential—depending on with which electric potential the third electric potential is connected via the diode and the switch—is low when bridging the diode by the switch.
If the diode is not bridged by the switch the voltage drop of the supply voltage caused by the potential drop of the third potential is large enough to reduce leakage power within said circuit significantly, and small enough to keep the internal state of said circuit during doze mode. Furthermore the potential drop caused by the diode can be adapted to relatively low supply voltages since it only depends on the material combination of the diode or any other device with equivalent electrical behaviour.
By using only one switch arranged in parallel to the diode, power dissipation due to switching that switch is minimized because only one switch has to be switched.
A transistor having a broad transistor channel has a negligible voltage drop also when high currents are flowing through that transistor. Using such a transistor in combination with a circuit arrangement to be used to switch between different supply voltages with high potential differences was not possible up to now because such a transistor has a high gate capacity. The high potential differences of the supply voltages to be switched in-between results in high power dissipation when switching such a transistor. Furthermore the circuit arrangements according to the state of the art required many transistors to be switched. In combination with the relatively high potential drops between the different supply voltages according to the state of the art a transistor having a broad transistor channel causes high power dissipation when switching between the different modes. Using a diode or any other device with equivalent electrical behaviour to achieve the potential drop between power and doze mode allows to used the circuit arrangement according to the invention in combination with circuits requiring relatively low supply voltages wherein also the potential drop between power and sleep mode is lower than according to the state of the art. This again allows using a transistor having a broad transistor channel to switch between power and doze mode because power dissipation due to changing gate voltage of such a transistor is reduced due to the lower potential drop. Furthermore, according to the invention only one transistor is necessary to switch between power and doze mode resulting in low power dissipation when switching between the different modes. Furthermore in a circuit arrangement according to the invention the relation between the potential drop that can be achieved during doze mode and the supply voltage during power mode is higher compared with the state of the art due to the lower supply voltage it can be used in combination with, resulting in higher relative power savings during doze mode.
Said circuit arrangement has the advantage over the state of the art, that it is simpler and uses fewer parts than circuit arrangements according to the state of the art. Therefore the power dissipation of the circuit arrangement according to the invention is reduced. Particularly the break-even number of cycles at reduced virtual supply voltage is small so it can be used for frequent state transitions, too. Furthermore it can be used in combination with circuits requiring relatively low supply voltages, because it is possible to influence the potential drop between power and doze by the material combination of the diode or any other device with equivalent electrical behavior. Using such a circuit arrangement in combination with low supply voltages has the further advantage of low voltage peaks when switching between power and doze mode.
Thereby it is thinkable that the diode is realized as a transistor that—compared with the transistor used to switch the diode—has a narrow transistor channel, resulting in a significant, desired voltage drop if the diode is not bridged.
In a preferred embodiment of said invention, depending on the desired voltage drop the material combination of the diode is selected. Thereby it is thinkable to use GaAs, SiAl or other known material combinations for the diode, depending on the voltage drop desired or required.
In a preferred embodiment of said invention, the circuit to be provided with the supply voltage uses CMOS (complementary metal oxide semiconductor) technology.
In another preferred embodiment of said invention the circuit to be provided with a changeable supply voltage is arranged between said third and a fourth electric potential, wherein said third electric potential has a changeable potential drop opposite to the first or the second electric potential and said fourth electric potential has a changeable potential drop opposite to the second or the first electric potential, similar to the potential drop of the third electric potential. Thereby the circuit is arranged between both, a header and a footer device, both having an independently changeable potential drop opposite to supply voltage Vdd and ground.
The second object of the invention is achieved by a method to reduce leakage power and to increase the performance of a circuit by using the circuit arrangement according to one of the claims 1 to 5, wherein said circuit can be switched to a doze mode instead or additional to a sleep mode, wherein the supply voltage of said circuit is reduced during doze mode in order to reduce leakage power within said circuit and to keep an internal state of the circuit during doze mode simultaneously, wherein said supply voltage is reduced by using a diode causing a voltage drop to a supply current flowing through said diode, said voltage drop being large enough to reduce leakage power within said circuit significantly, and small enough to keep the internal state of said circuit during doze mode, wherein said diode is switched by a switch being arranged parallel to said diode.
The present invention and its advantages are now described in conjunction with the accompanying drawings.
In
Thereby the high supply voltage is used to energize the circuit arranged between the third 4 and the second potential during power mode. The lower supply voltage is used to energize the circuit during doze mode. The lower supply voltage is low enough to reduce leakage power significantly within said circuit during doze mode, and it is high enough to keep an internal state of the circuit during doze mode simultaneously.
Other embodiments of circuit arrangements 11, 12, 13, 14, 15, 16 according to the invention are shown in
Thereby in the circuit arrangement 11 in
b) and 2c) show alternative embodiments of circuit arrangements 12, 13 similar to the embodiment shown in
In the circuit arrangement 14 shown in
e) and 2f) show alternative embodiments of circuit arrangements 15, 16 similar to the embodiment shown in
In general it has to be mentioned that the wording of lowering or reducing the third potential describes a lowering or reduction of the supply voltage between the third and the other potential a circuit to be supplied with the supply voltage is arranged between.
Furthermore it is important to mention that the core idea of the invention is to use a diode to generate the supply voltage drop during doze mode. Thereby said diode can also be used to switch between power—and doze-mode, e.g. by using a switch being arranged parallel to the diode.
Generally it is also thinkable to combine the described power gating according to the invention with clock-gating wherein during doze mode certain circuits are cut-off from a clock signal triggering said circuits.
While the present invention has been described in detail, in conjunction with specific preferred embodiments, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art in light of the foregoing description. It is therefore contemplated that the appended claims will embrace any such alternatives, modifications and variations as falling within the true scope and spirit of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
05110400-5 | Nov 2005 | EP | regional |