The present invention relates to a circuit arrangement, which is used for controlling a high side Complementary Metal Oxide Semiconductor (CMOS) transistor in a high voltage deep sub micron process. The high side CMOS transistor is used for switching high voltages. But, in a high voltage deep sub micron process, the maximum allowed voltage across the gate oxide and the source of the high side transistor is limited to be smaller than a predetermined voltage rating, e.g. 3.3 V, while the voltage with respect to the substrate of the circuit arrangement can vary from 5 V to 100V, which is the high side voltage. In an automotive environment, the battery voltage of a car is between 5 V and 60V. This voltage may appear when the battery is charged and the connection to the battery is suddenly interrupted, a so-called load dump.
In other words, the supply voltage of the high side CMOS transistor exceeds the maximum voltage rating of the gate oxide. For limiting the gate voltage and for reliably operating the high side CMOS transistor, an accurate voltage reference is required to provide a voltage within the voltage rating of the gate oxide. This high side voltage reference must be accurate and provide a low current. Such accuracy is needed due to the low tolerance of the maximum voltage rating of the gate oxide of the high side CMOS transistor. Additionally, the circuit should consume as little current as possible due to reliability concerns. In the automotive industry, circuits can be fed directly from the battery. Therefore, they are continuously under voltage during the total lifecycle of a car. Thus, it is strongly required to reduce the current as much as possible, especially for chips having a very thin gate oxide, as in the case of a deep sub micron process.
A known solution for providing a high side voltage reference is a floating DC voltage source. However, such a solution does not have limited current consumption. Such a floating DC voltage source is illustrated in
Therefore, the object of the present invention is to provide a circuit arrangement for switching a high side CMOS transistor in a circuit having a very thin gate oxide, which is in particular produced by a deep sub micron process. This object is obtained by the features of the independent claims.
The invention is based on the idea of providing a high side voltage reference having a low current consumption. By providing such a high side voltage reference, it is possible to control the high side CMOS transistor without providing a circuit having a high current consumption. In particular, it is proposed to control the high side CMOS transistor at its gate with a high side reference potential including a capacitor which is charged or discharged and thereby switches on or off the high side CMOS transistor.
Due to the use of the capacitor, it is possible to create an accurate biasing voltage at the reference voltage for switching on the high side CMOS transistor. The capacitor is charged using a current having only a small number of pulses. The high side voltage reference used for the inventive circuit may include a resistor connected to the high side voltage and the reference voltage. The capacitor is coupled in parallel to the resistor between the high side voltage and the reference voltage. A diode is coupled between the resistor and the capacitor at the reference voltage for preventing a discharge of the charged capacitor during the off-periods of the pulsed current source.
In a preferred embodiment, it is proposed that the current source includes a first and a second switch, which are controlled to charge/discharge the capacitor and thereby to switch on/off the high side CMOS transistor. The first switch is connected to the cathode of the diode and to the first resistor of the high side voltage reference. The second switch is used for discharging the capacitor. The first and second switches are controlled by using a first and a second pulse, which are generated by an external clock. The duty cycle for the first and second pulses is very low. Thus, the effective current running through the circuit is drastically reduced.
In the preferred embodiment, the first switch is realized as an N-type Metal Oxide Semiconductor (NMOS) transistor, which is switched on by the first pulse, which is applied to the gate of the first NMOS transistor. The NMOS transistor is creates a pulsed current flowing through the resistor, the diode, and the capacitor for charging the capacitor. By applying the first pulses to the first NMOS transistor, an accurate biasing voltage is created at the reference voltage, which is necessary for reliably switching on the high side CMOS transistor. Due to the use of the capacitor, it is possible to provide this accurate biasing voltage, which is within the voltage rating of the gate oxide. Thereby, the gate oxide of the high side CMOS transistor is prevented from being destroyed due to higher voltages.
The second switch is also realized as an NMOS transistor, which is switched on by a second pulse at its gate, wherein, by switching on the second pulse at the second NMOS transistor, the high side CMOS transistor is switched off. In particular, it is proposed to reliably discharge the capacitor to provide a further resistor between the high voltage and the reference voltage and to provide a third transistor between the high voltage and the reference voltage. By switching off the first transistor and by providing the second pulse at the gate of the second transistor, a voltage pulse is created across the further resistor between the high voltage and the reference voltage. Thus, the third transistor between the high side voltage and the reference voltage is driven, thereby discharging the capacitor and resulting in a switching off of the high side CMOS transistor.
In a preferred embodiment of the invention, the first and second pulses used for controlling the first and second switches are identical in their duty cycle. Alternatively, it may be advantageous that the first and second pulses have different forms. In particular, it may be required to charge the capacitor after switching off the high side transistor faster. Thus, it is required to extend the first pulse in time to charge the capacitor for a longer time.
In a further preferred embodiment, it is proposed to use a level shifter as a high side voltage reference for providing the reference potential voltage.
Below, preferred embodiments of the invention are explained in more detail by use of the following figures in which:
a and 4b illustrate timing diagrams showing the first and second pulses for charging and discharging the capacitor;
In more detail, a circuit diagram is illustrated in
A first embodiment of a circuit arrangement is explained in more detail with reference to
Now, the functioning of the circuit diagram as shown in
As shown in
In case of identical pulses the pulse widths for pulses A and B maybe in the range of 0.1-1 μs, wherein the distance between the pulses maybe 0.1-1 ms. For
A clear advantage of the second embodiment over the first is that there is no wasted power, when neglecting parasitic capacitances. When switched on, the first embodiment always consumes power even when the capacitor C1, that stores the high-side voltage, does not need to be charged. In contrast, the second embodiment only supplies the charge needed to create the required voltage.
Number | Date | Country | Kind |
---|---|---|---|
06124476 | Nov 2006 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2007/054666 | 11/15/2007 | WO | 00 | 5/20/2009 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2008/062352 | 5/29/2008 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4266149 | Yoshida | May 1981 | A |
4965696 | Kumpfmueller et al. | Oct 1990 | A |
5120992 | Miller et al. | Jun 1992 | A |
5317206 | Hanibuchi et al. | May 1994 | A |
5587895 | Harkins | Dec 1996 | A |
5633600 | Ohnishi | May 1997 | A |
5721485 | Hsu et al. | Feb 1998 | A |
6433592 | Ehben | Aug 2002 | B1 |
6465996 | Nagata et al. | Oct 2002 | B2 |
7098633 | Brokaw et al. | Aug 2006 | B1 |
7388422 | Khan et al. | Jun 2008 | B2 |
20020175719 | Cohen | Nov 2002 | A1 |
20050184759 | Tsukada | Aug 2005 | A1 |
Number | Date | Country |
---|---|---|
1469603 | Oct 2004 | EP |
57-017162 | Jan 1982 | JP |
9959249 | Nov 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20100052774 A1 | Mar 2010 | US |