Claims
- 1. A circuit arrangement for converting a digital input signal into an analog output signal, comprising a voltage divider chain having ends, to which at least one reference source is connected, a plurality of taps arranged between the ends of said voltage divider chain, and means for connecting said taps, under control of said digital input signal, to an output at which said analog output signal is derived, characterized in that said connection means interconnects a predetermined number n of said taps, n being an integer greater than 1, and connects said interconnected taps to said output for each value of said digital input signal, whereby said analog output signal is the average value of the voltages at the taps connected by said connecting means to said output.
- 2. A circuit arrangement as claimed in claim 1, characterized in that said predetermined number of interconnected taps are immediately adjacent to each other.
- 3. A circuit arrangement as claimed in claim 1 or 2, characterized in that said connecting means comprises electronic switches for connecting said taps, respectively, to said output.
- 4. A circuit arrangement as claimed in claim 3, characterized in that the electronic switches are MOS-transistors.
- 5. A circuit arrangement as claimed in claim 1 or 2, characterized in that the voltage divider chain is formed by a number of elements arranged between said taps, which number is determined by the sum of the number of possible values of the digital input signal and the largest distance of the taps of the voltage divider chain connected collectively to the output.
- 6. A circuit arrangement as claimed in claim 1 or 2, characterized in that the voltage divider chain comprises ohmic resistor elements arranged between said taps.
- 7. A circuit arrangement as claimed in claim 1 or 2, characterized in that said connecting means comprises a logic selection circuit which, from the digital input signal, produces control signals for controlling the connection of the taps of the voltage divider chain to the output.
- 8. A circuit arrangement as claimed in claim 3, characterized in that said connecting means further comprises a logic selection circuit including a plurality of NOR-gates, corresponding to the number of possible values of said digital input signal, to which said digital input signal is applied, said NOR-gates being arranged so that only one of said NOR-gates provides an output signal for each of said possible values of said digital input signal, and means for connecting an output of each of said NOR-gates to a number m of said electronic switches, where the number m is equal to n.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3333067 |
Sep 1983 |
DEX |
|
Parent Case Info
This is a continuation of application Ser. No. 645,381, filed Aug. 29, 1984.
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
645381 |
Aug 1984 |
|