Claims
- 1. In a circuit arrangement for converting multibit digital signals intoo analog signals, of the type in which a R-2R ladder network includes series resistors each having a resistance value R and shunt resistors each having a resistance value 2R, the improvement therein comprising:
- a constant current feed connected to one end of said ladder including a first pole connected to a junction point of a shunt resistor and the adjacent series resistor at the end of the ladder and a second pole connected to a reference terminal;
- an additional 2R resistor terminating the opposite end of the ladder network;
- the shunt resistors divided into first and second pairs on each side of a series resistor; a sum line connected to a first shunt resistor of each pair at the ends opposite to those ends connected to a series resistor and said reference terminal connected to the second shunt resistor of each pair at the end which is not connected to a series resistor, said sum line and said reference terminal providing an analog signal output;
- each of the resistors of the R-2R ladder network comprising identical metal-oxide-semiconductor transistors with each series resistor formed of a single transistor with its source and sink constituting the terminals of the resistor, and each shunt resistor comprises two of the transistors connected in series so that the source of one and the drain of the other constitute terminals of the respective 2R resistor, said metal-oxide-semiconductor transistors all integrated on a chip;
- the transistors forming the shunt resistors being divided into two groups in which the one group is constituted by the first resistors and the second group is constituted by the second resistors; and
- said transistors of said series resistors including gates connected to an operating voltage for providing constant conduction and the transistors of said shunt resistors connected to receive signals representing the digital signals to be converted.
- 2. The improved circuit arrangement of claim 1, and further comprising:
- a differential operational amplifier including an inverting input connected to the sum line, a non-inverting input connected to the reference terminal, an output, and a feedback circuit connected between said output and said inverting input.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2838310 |
Sep 1978 |
DEX |
|
Parent Case Info
This is a continuation, of application Ser. No. 054,412, filed July 3, 1979 now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
3906489 |
Schlichte |
Sep 1975 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
2423130 |
Nov 1975 |
DEX |
2043946 |
Feb 1971 |
FRX |
Non-Patent Literature Citations (2)
Entry |
Cecil et al., Present and Future Trends in Monolithic A/D and D/A Converter Art, IEEE Computer Society International Conference, Washington, D. C., (Sep. 7-10, 1976), pp. 59-62. |
Landee et al., Electronic Designers' Handbook, McGraw-Hill Book Co., Inc., 1957, pp. 23-31. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
54412 |
Jul 1979 |
|