Claims
- 1. A circuit comprising:
- first and second equal sized groups of transistors, each group having at least one pair of transistors, a cyclic electrical sequence being defined for said transistors, said sequence alternating between said groups so that each of said transistors is followed in said sequence by a transistor of the other group, each of said transistors having a collector, a base and an emitter;
- a plurality of electrical resistances, each of said resistances connecting the collector of a transistor in said cyclic sequence to the collector of the following transistor in said sequence, each of said electrical resistances having a tapping electrically connected directly to the base of the transistor which preceedes, in said sequence, the pair of transistors between the collectors of which said tapping is disposed;
- first and second driver transistors, the output from said first driver transistor being electrically connected to each of the emitters of the transistors of said first group, the output from said second driver transistor being electrically connected to each of the emitters of the transistors of said second group;
- means for alternately driving said first and second driver transistors into conduction; and
- output means electrically connected to at least one of said tappings.
- 2. An integrated embodiment of the circuit of claim 1, wherein each of said transistors is a junction transistor, comprising:
- a semiconductor element including an island of a first conductivity type which island function as the common collector of at least the transistors in said groups;
- at least four mutually isolated base zones of a second opposite conductivity type disposed in said island in a cyclic physical sequence which corresponds to said electrical sequence with the base zone of each transistor of one group following the base zone of a transistor of the other group;
- emitter zones of said first conductivity type formed in each of said base zones;
- conductor means connecting each of said emitter zones in the same group to the collector of the associated driver transistor and further connecting said base zone of each of said transistors in said physical sequence to a tap terminal on said island which is disposed between the next two following base zones in said cyclic physical sequence;
- said electrical resistances connecting said tap terminals to collector-base depletion layers of said next two following base zones; and
- further electrical resistances connecting each of said depletion layers to a power supply contact disposed on said island.
- 3. A circuit embodiment as claimed in claim 2 further comprising a central terminal which forms said power supply contact and wherein:
- said base zones are symmetrically disposed around said central terminal; said tap terminals being disposed between said base zones.
- 4. A circuit arrangement as claimed in claim 2 wherein said island includes a heavily-doped buried layer therein.
- 5. A circuit embodiment as claimed in claim 2 wherein the portions of said island underlying said tap terminals are of said first conductivity type.
- 6. A circuit embodiment as claimed in claim 2 wherein an oxide isolation layer surrounds said island.
- 7. A circuit for dividing the frequency of high frequency pulses by two, comprising:
- a first transistor;
- a second transistor;
- a third transistor;
- a fourth transistor;
- a first resistance connecting the collector of said first transistor to the collector of said second transistor and having a first tap connected directly to the base of said fourth transistor;
- a second resistance connecting the collector of said second transistor to the collector of said third transistor and having a tap connected to the base of said first transistor;
- a third resistance connecting the collector of said third transistor to the collector of said fourth transistor and having a tap connected to the base of said second transistor;
- a fourth resistance connecting the collector of said fourth transistor to the collector of said first transistor and having a tap connected to the base of said third transistor;
- output means connected to at least one of said taps;
- a fifth transistor having a collector connected to the emitters of said second transistor and of said fourth transistor;
- a sixth transistor having a collector connected to the emitters of said first transistor and of said third transistor; and
- means for alternately driving said fifth transistor and said sixth transistor into conduction by said pulses.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7415575 |
Nov 1974 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 635,987, filed Nov. 28, 1975, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3681617 |
Moriyasu |
Aug 1972 |
|
3708691 |
Gilbert |
Jan 1973 |
|
Non-Patent Literature Citations (1)
Entry |
Wu, "Flip-Flop with Subcollector Interconnectins", IBM Technical Disclosure Bulletin, vol. 14, No. 6, Nov. 1971, p. 1682. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
635987 |
Nov 1975 |
|