Claims
- 1. A circuit configuration for generating a controllable output voltage, comprising:
a voltage generator having input terminals receiving a supply voltage, an output terminal providing the controllable output voltage and, a control terminal controlling the controllable output voltage; a comparator having inputs receiving a reference signal and a comparator control signal derived from the controllable output voltage and an output connected to said control terminal of said voltage generator; supply terminals for receiving the supply voltage to be forwarded to said voltage generator; transistors having control terminals and controlled paths receiving the supply voltage to be forwarded to said voltage generator, a first of said transistors connected between a first of said supply terminals and one of said input terminals of said voltage generator, a second of said transistors connected between a second of said supply terminals and another of said input terminals of said voltage generator; a logic device connected to said control terminals of said transistors and outputting a transistor control signal for driving said transistors; and a switching network connected to said comparator and receiving at least a first control signal and a second control signal, a level of the comparator control signal derived from the controllable output voltage being dependent on the first and second control signals.
- 2. The circuit configuration according to claim 1, wherein the first and second control signals are received by said logic device and signal levels of the transistor control signal generated by said logic device, for switching off said transistors, can be generated only in an event of a single combination of states of the first and second signals fed to said logic device.
- 3. The circuit configuration according to claim 1, wherein said logic device contains a gate performing a logic combination, the first signal received by said logic device is received by said gate and also by said switching network in a non-inverted form, the second signal received by said logic device being received by said gate in an inverted form and also to said switching network in a non-inverted form.
- 4. The circuit configuration according to claim 3, wherein said gate is a NAND gate.
- 5. The circuit configuration according to claim 1, wherein said switching network has a series circuit containing at least two resistors and a switch connected in parallel with at least one of said resistors, said switch controlled by a respective one of the first and second control signals.
- 6. The circuit configuration according to claim 5, wherein said resistors have resistances that differ in pairs by a constant factor.
- 7. The circuit configuration according to claim 1, wherein said voltage generator is a voltage pump operated in a clocked fashion and whose clocked operation can be switched on and off by a signal present at said control terminal of said voltage generator.
- 8. The circuit configuration according to claim 7, wherein the supply voltage supplied to said voltage generator is a voltage with respect to a reference-ground potential and in that the controlled output voltage generated by said voltage generator lies outside the supply voltage.
- 9. The circuit configuration according to claim 6, wherein the constant factor is 2.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 56 293.0 |
Nov 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE01/03974, filed Oct. 18, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/03974 |
Oct 2001 |
US |
Child |
10438362 |
May 2003 |
US |