V. Visvanathan, "Variational Analysis of Integrated Circuits" IEEE International Conference on Computer-Aided Design. held Nov. 11-13, 1986, The IEEE Computer Society, pp. 228-231. |
L. Liu, et al, "Computer-Aided Design for Quality (CADQ)" AT&T Technical Journal, vol. 69, No. 3, pp. 46-60, May/Jun. 1990. |
Hadamard Analysis--An Effective, Systematic Tool For Worst Case Circuit Analysis, F. Severson and S. Simpkins. |
IEEE 1987 Custom Integrated Circuits Conference, pp. 114-118, A Methodology For Worst Case Analysis of Integrated Circuits, S. R. Nassif, et al., IEEE Transactions on Computer Aided Design, vol. CAD-5, No. 1, Jan. 1986, pp. 104-113. |
A. J. Stroiwas et al., "A Methodology for Worst Case Design of Integrated Circuits". |
S. K. Jain, "Statistical Fault Analysis", IEEE Design & Test, Feb. 1985. |
D. M. Bohling et al., "An Interactive Computer Approach to Tolerance Analysis", IEEE Transactions on Computers, vol. C19, Jan. 1970. |