Claims
- 1. A current switch circuit comprising:
a current switch comprising a first transistor and a second transistor connected as a differential pair, said first transistor having a base terminal, said second transistor having a base terminal, said current switch receiving a differential logic signal at said base terminals; and logic signal controlling circuitry for replicating a thermal history of said first transistor and said second transistor to generate an offset voltage substantially equal to a shift in a switching threshold voltage of said current switch that is induced by self heating of said first and second transistors, said offset voltage adjusting said differential logic signal so as to substantially null said shift.
- 2. The current switch circuit of claim 1 wherein said logic signal controlling circuitry comprises:
a third transistor; a first load resistor connected between an emitter terminal of said third transistor and the base terminal of said first transistor; a fourth transistor; a second load resistor connected between an emitter terminal of said fourth transistor and the base terminal of said second transistor.
- 3. The current switch circuit of claim 2 wherein said third and fourth transistors substantially replicate a thermal history of said first and second transistors.
- 4. The current switch circuit of claim 2 wherein said third and fourth transistors are configured such that power dissipation versus time in said third and fourth transistors is substantially the same as power dissipation versus time in said first and second transistors.
- 5. The current switch circuit of claim 2 wherein said third and fourth transistors are configured such that a change in power dissipation versus time in said third and fourth transistors is substantially the same as a change in power dissipation versus time in said first and second transistors.
- 6. The current switch circuit of claim 2 wherein said third and fourth transistors are configured such that a change in power density versus time in said third and fourth transistors is substantially the same as a change in power density versus time in said first and second transistors.
- 7. The current switch circuit of claim 2 wherein said first, second, third and fourth transistors have substantially equal switched current densities and are operated at respective collector-emitter voltages that are substantially the same.
- 8. The current switch circuit of claim 2 wherein said logic signal controlling circuitry further comprises:
a first current source connected to the emitter terminal of said third transistor; and a second current source connected to the emitter terminal of said fourth transistor.
- 9. A current switch circuit comprising:
a current switch comprising a first transistor and a second transistor connected as a differential pair, said first transistor having a base terminal, said second transistor having a base terminal, said current switch receiving a differential logic signal at said base terminals; and logic signal controlling circuitry coupled to said first and second transistors for offsetting a transition starting point of said differential logic signal to offset a self-heating induced shift in a switching threshold of said current switch.
- 10. The current switch circuit of claim 9 wherein said logic signal controlling circuitry comprises:
a third transistor; a first load resistor connected between an emitter terminal of said third transistor and the base terminal of said first transistor; a fourth transistor; a second load resistor connected between an emitter terminal of said fourth transistor and the base terminal of said second transistor.
- 11. The current switch circuit of claim 10 wherein said third and fourth transistors substantially replicate a thermal history of said first and second transistors.
- 12. The current switch circuit of claim 10 wherein said third and fourth transistors are configured such that power dissipation versus time in said third and fourth transistors is substantially the same as power dissipation versus time in said first and second transistors.
- 13. The current switch circuit of claim 10 wherein said third and fourth transistors are configured such that a change in power dissipation versus time in said third and fourth transistors is substantially the same as a change in power dissipation versus time in said first and second transistors.
- 14. The current switch circuit of claim 10 wherein said third and fourth transistors are configured such that a change in power density versus time in said third and fourth transistors is substantially the same as a change in power density versus time in said first and second transistors.
- 15. The current switch circuit of claim 10 wherein said first, second, third and fourth transistors have substantially equal switched current densities and are operated at respective collector-emitter voltages that are substantially the same.
- 16. The current switch circuit of claim 10 wherein said logic signal controlling circuitry further comprises:
a first current source connected to the emitter terminal of said third transistor; and a second current source connected to the emitter terminal of said fourth transistor.
- 17. A current switch circuit comprising:
a current switch comprising a first transistor and a second transistor connected as a differential pair, said first transistor having a base terminal, said second transistor having a base terminal, said current switch receiving a differential logic signal at said base terminals; and a differential data latch providing a differential logic signal to said base terminals; said differential data latch including an output circuit comprised of a third transistor having an emitter terminal, a first load resistor connected between the emitter terminal of said third transistor and the base terminal of said first transistor, a fourth transistor having an emitter terminal, and a second load resistor connected between the emitter terminal of said fourth transistor and the base terminal of said second transistor; and said third and fourth transistors being configured to substantially replicate a thermal history of said first and second transistors so as to generate a voltage between said emitter terminal of said third transistor and said emitter terminal of said fourth transistor that is substantially equal to a shift in a threshold voltage of said current switch.
Government Interests
[0001] This invention was made with government support under Contract No. N66001-97-C awarded by the Department of the Navy. The Government has certain rights in this invention.