Claims
- 1. In a biphase stable FPLL of the type including means for demodulating an input signal with a pair of ninety degrees phase displaced oscillatory signals, an AFC low pass filter and a limiter, and means for supplying an output signal having either of two polarities, the improvement comprising:
- automatic phase locking means for forcing the FPLL to lock up such that said output signal has a selected one of said two polarities.
- 2. The FPLL of claim 1, wherein said automatic phase locking means comprises:
- means for developing a lock indicator signal that indicates frequency locking of said FPLL; and
- means for using said lock signal to force said FPLL to locking in a phase to produce said selected one of said two polarities of output signal.
- 3. The FPLL of claim 2, wherein said automatic phase locking means further comprises:
- switch means;
- a reference potential; and
- means for operating said switch means to apply said reference potential to said FPLL responsive to said lock indicator signal.
- 4. The FPLL of claim 3, wherein said FPLL further includes third multiplier means and wherein said automatic phase locking means is coupled between the output of said FPLL and the input of said third multiplier means.
- 5. A method of operating a biphase stable FPLL comprising:
- deriving a lock indicator signal that indicates frequency locking of the FPLL; and
- using the lock indicator signal to assure that the FPLL locks up in a predetermined phase.
- 6. The method of claim 5, further comprising:
- controlling the input to the third multiplier in the FPLL to determine the phase locking condition.
- 7. The method of claim 6, further comprising:
- supplying a reference potential to the third multiplier responsive to the lock indicator signal.
- 8. A biphase stable FPLL comprising:
- means for deriving a lock indicator signal from said FPLL that indicates frequency locking of said FPLL; and
- means for forcing a predetermined phase locking condition of said FPLL in response to said lock indicator signal.
- 9. The FPLL of claim 8, further including:
- third multiplier means, and wherein said forcing means comprises;
- switch means;
- means for controlling said switch means with said lock indicator signal; and
- means for supplying the input of said third multiplier means from said switch means.
- 10. The FPLL of claim 9, wherein said forcing means further comprises;
- a reference potential; and
- said switch means switching said reference potential to said input of said third multiplier means responsive to said lock indicator signal.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to applications Ser. No. 645,175, filed May 13, 1996, entitled CONTROLLING FPLL POLARITY USING PILOT SIGNAL AND POLARITY INVERTER, Ser. No. 500,272 entitled POLARITY SELECTION CIRCUIT FOR BI-PHASE STABLE FPLL and Ser. No. 678,902 entitled FPLL WITH THIRD MULTIPLIER AS PRESCALER, all of which are assigned to Zenith Electronics Corporation.
US Referenced Citations (4)