IEEE Transactions on Electron Devices, vol. 39, No. 6, Jun. 1992, XPO00271791, T. Shibata et al, A Functional MOS Transistor Featuring Gate-Level Weighted Sum & Threshold Operations, pp. 1444-1455. |
IEEE Transactions on Electron Devices, vol. 40, No. 5, May 1993, XPO00364271, T. Shibata et al, Neuron MOS Binary-Logic Integrated Circuits, Part II: Simplifying Techniques of Circuit Configuration and their Practical Applications, pp. 974-979. |
IEICE Transactions on Fundamentals of Electronics, Communica- tions & Computer Sciences, vol. E75-A, No. 7, Jul. 1992, K. Tsukano et al, A New CMOS Neuron Circuit Based on a Cross-Coupled Current Comparator Structure, pp. 937-943. |
ALTA Frequenza, vol. XXXXVIII, No. 11, Nov. 1969, D. Ferrari et al, Some New Schemes for Parallel Multipliers, pp. 843-852. |
U. Tietze, Ch. Schenk, Halbleiterschaltungstechnik, 9 Auflage, Springer-Verlag, 1990, pp. 132-143. |