Claims
- 1. A circuit for selectively coupling a circuit node to one voltage source of two alternative power supply voltage sources comprising:
- a first transistor selectively coupling the circuit node to a first power supply voltage source of the two alternative power supply voltage sources, the first transistor having a gate coupled to a second power supply voltage source of the two alternative power supply voltage sources; and
- a second transistor selectively coupling the circuit node to the second power supply voltage source, the second transistor having a gate coupled to the first power supply voltage source; wherein
- the circuit passes the lowest voltage supplied by the two alternative voltage sources to the circuit node.
- 2. A circuit according to claim 1 wherein the first transistor and the second transistor are N-channel MOS transistors.
- 3. A circuit for supplying to a node a voltage selected from two alternative power supply voltages, the circuit comprising:
- a first transistor having a source-drain pathway coupling the node to a first power supply voltage of the two alternative power supply voltages, the first transistor having a gate terminal invariably supplied by a second power supply voltage of the two power supply voltages; and
- a second transistor having a source-drain pathway coupling the node to the second power supply voltage, the second transistor having a gate terminal invariably supplied by the first power supply voltage.
- 4. A circuit according to claim 3 wherein the first transistor and the second transistor are N-channel MOS transistors.
- 5. A circuit according to claim 3 wherein the circuit passes the lowest voltage supplied by the two alternative voltage sources to the node.
- 6. A circuit comprising:
- a voltage selection circuit supplying to a node a lower voltage of two alternative power supply voltages, the voltage selection circuit including:
- a first N-channel transistor having a source-drain pathway coupling the node to a first power supply voltage of the two alternative power supply voltages, the first N-channel transistor having a gate terminal supplied by a second power supply voltage of the two power supply voltages; and
- a second N-channel transistor having a source-drain pathway coupling the node to the second power supply voltage, the second transistor having a gate terminal supplied by the first power supply voltage.
Parent Case Info
This application is a division of application Ser. No. 08/352,482, filed Dec. 9, 1994, which is a continuation of application Ser. No. 08/072,896, filed Jun. 7, 1993, now U.S. Pat. No. 5,406,140.
US Referenced Citations (37)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2373921 |
Jul 1978 |
FRX |
3729951 |
Jun 1989 |
DEX |
PCTUS9108341 |
Nov 1991 |
WOX |
Non-Patent Literature Citations (2)
Entry |
Paper entitled: "A Tidal Wave of 3-V ICs Opens Up Many Options" by Dave Bursky, published in Electronic Design, Aug. 20, 1992, pp. 37-47. |
IBM Technical Disclosure Bulletin, vol. 34, No. 34, No. 48, Sep. 1991, New York, US, pp. 147-149. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
352482 |
Dec 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
72896 |
Jun 1993 |
|