Number | Name | Date | Kind |
---|---|---|---|
5153529 | Koda et al. | Oct 1992 | A |
5451898 | Johnson | Sep 1995 | A |
5455539 | Mazoyer et al. | Oct 1995 | A |
5642062 | Kawakami | Jun 1997 | A |
5734272 | Belot et al. | Mar 1998 | A |
6160441 | Stratakos et al. | Dec 2000 | A |
Entry |
---|
A PLL CLock Generator with 5 to 110 MHz of Lock Range for Microprocessors, by Ian A. Young, Jeffrey K. Greason, and Keng L. Wong, IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992, pp. 1599-1607. |