Claims
- 1. A capacitive load driving circuit for amplifying spike-superposed signals in which small spike signals having positive and negative directions are superposed upon a defined input voltage, comprising:
- one common input terminal to which the spike-superposed signals
- a common output terminal which is used as the output of the capacitive load driving circuit;
- a first power source line connected to a first DC power source;
- a second power source line connected to a second DC power source;
- a first transistor having an emitter, a base, and a collector;
- the emitter of the first transistor being connected to the first power source line;
- a first DC path for a first DC current from the first power source line to the common input terminal via the base of the first transistor; and
- a first capacitor connected between the base of the first transistor and the common input terminal in order to transfer the small spike signals;
- wherein the collector of the first transistor which provides an output of the first transistor is connected to the common output terminal, and the first transistor amplifies with non-infinite gain one of the positive and negative small spike signals and the defined voltage;
- a second transistor having an emitter, a base, and a collector;
- the emitter of the second transistor being connected to the second power source line;
- a second DC path for a second DC current from the second power source line to the common input terminal via the base of the second transistor; and
- a second capacitor connected between the base of the second transistor and the common input terminal in order to transfer the small spike signals;
- wherein the collector of the second transistor which provides an output of the second transistor is connected to the common output terminal, and the second transistor amplifies with non-infinite gain the other of the positive and negative small spike signals and the defined voltage;
- the capacitive load driving circuit being free of a feedback circuit connected between the common output terminal and the common input terminal whereby the spike-superposed signals are amplified without feedback from the common output terminal to the common input terminal via the feedback circuit.
- 2. A capacitive load driving circuit for amplifying spike-superposed signals in which small spike signals having positive and negative directions are superposed upon a defined input voltage, comprising:
- one common input terminal to which the spike-superposed signals are input;
- a common output terminal which is used as the output of the capacitive load driving circuit;
- a first power source line connected to a first DC power source;
- a second power source line connected to a second DC power source;
- a first transistor having a source, a gate, and a drain;
- the source of the first transistor being connected to the first power source line;
- a first DC path from the common input terminal to the gate of the first transistor; and
- at least a first capacitor connected between the gate of the first transistor and the common input terminal in order to transfer the small spike signals;
- wherein the drain of the first transistor which provides an output of the first transistor is connected to the common output terminal, and the first transistor amplifies with non-infinite gain one of the positive and negative small spike signals and the defined voltage;
- a second transistor having a source, a gate, and a drain;
- the source of the second transistor being connected to the second power source line;
- a second DC path from the common input terminal to the gate of the second transistor; and
- at least a second capacitor connected between the gate of the second transistor and the common input terminal in order to transfer the small spike signals;
- wherein the drain of the second transistor which provides an output of the second transistor is connected to the common output terminal, and the second transistor amplifies with non-infinite gain the other of the positive and negative small spike signals and the defined voltage;
- the capacitive load driving circuit being free of a feedback circuit connected between the common output terminal and the common input terminal whereby the spike-superposed signals are amplified without feedback from the common output terminal to the common input terminal via the feedback circuit.
- 3. A circuit for driving a capacitive load provided by a liquid crystal device by amplifying spike-superposed signals in which small spike signals having positive and negative directions are superposed upon a defined voltage, comprising:
- one common input terminal to which the spike-superposed signals are input;
- a common output terminal which is used as the output of the capacitive load driving circuit;
- a first power source line connected to a first DC power source;
- a second power source line connected to a second DC power source;
- a first transistor having an emitter, a base, and a collector;
- the emitter of the first transistor being connected to the first power source line;
- a first DC path for a first DC current from the first power source line to the common input terminal via the base of the first transistor; and
- a first capacitor connected between the base of the first transistor and the common input terminal in order to transfer the small spike signals;
- wherein the collector of the first transistor which provides an output of the first transistor is connected to the common output terminal, and the first transistor amplifies with non-infinite gain one of the positive and negative small spike signals and the defined voltage;
- a second transistor having an emitter, a base, and a collector;
- the emitter of the second transistor being connected to the second power source line;
- a second DC path for a second DC current from the second power source line to the common input terminal via the base of the second transistor; and
- a second capacitor connected between the base of the second transistor and the common input terminal in order to transfer the small spike signals;
- wherein the collector of the second transistor which provides an output of the second transistor is connected to the common output terminal, and the second transistor amplifies with non-infinite gain the other of the positive and negative small spike signals and the defined voltage;
- the capacitive load driving circuit being free of a feedback circuit connected between the common output terminal and the common input terminal whereby the spike-superposed signals are amplified without feedback from the common output terminal to the common input terminal via the feedback circuit.
- 4. A circuit for driving a capacitive load provided by a liquid crystal device by amplifying spike-superposed signals in which small spike signals having positive and negative directions are superposed upon a defined voltage, comprising:
- one common input terminal to which the spike-superposed signals are input;
- a common output terminal which is used as the output of the capacitive load driving circuit;
- a first power source line connected to a first DC power source;
- a second power source line connected to a second DC power source;
- a first transistor having a source, a gate, and a drain;
- the source of the first transistor being connected to the first power source line;
- a first DC path from the common input terminal to the gate of the first transistor; and
- at least a first capacitor connected between the gate of the first transistor and the common input terminal in order to transfer the small spike signals;
- wherein the drain of the first transistor which provides an output of the first transistor is connected to the common output terminal, and the first transistor amplifies with non-infinite gain one of the positive and negative small spike signals and the defined voltage;
- a second transistor having a source, a gate, and a drain;
- the source of the second transistor being connected to the second power source line;
- a second DC path from the common input terminal to the gate of the second transistor; and
- at least a second capacitor connected between the gate of the second transistor and the common input terminal in order to transfer the small spike signals;
- wherein the drain of the second transistor which provides an output of the second transistor is connected to the common output terminal, and the second transistor amplifies with non-infinite gain the other of the positive and negative small spike signals and the defined voltage;
- the capacitive load driving circuit being free of a feedback circuit connected between the common output terminal and the common input terminal whereby the spike-superposed signals are amplified without feedback from the common output terminal to the common input terminal via the feedback circuit.
Priority Claims (3)
Number |
Date |
Country |
Kind |
3-177449 |
Jun 1991 |
JPX |
|
3-228471 |
Aug 1991 |
JPX |
|
PCT/JP92/007999 |
Jun 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/435,421 filed May 10, 1995, now abandoned, which is a continuation of Ser. No. 08/375,229 filed Jan. 19, 1995, now abandoned, which is a continuation of Ser. No. 07/971,836 filed Feb. 19, 1993, now abandoned.
US Referenced Citations (24)
Foreign Referenced Citations (12)
Number |
Date |
Country |
2233612 |
Jan 1974 |
DEX |
0152 249 |
Nov 1981 |
DEX |
44-13408 |
Jun 1969 |
JPX |
45-527 |
Jan 1970 |
JPX |
53-5468 |
Feb 1978 |
JPX |
53-17027 |
Jun 1978 |
JPX |
54-2051 |
Jan 1979 |
JPX |
58-29647 |
Jun 1983 |
JPX |
59-57017 |
Apr 1984 |
JPX |
61-42118 |
Mar 1986 |
JPX |
61-158720 |
Oct 1986 |
JPX |
0990286 |
Apr 1965 |
GBX |
Non-Patent Literature Citations (1)
Entry |
"The Linear Integrated Circuit Data Book, 1976 (Fairchild Semiconductor Co.)", pp. 12-93 & 12-134. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
435421 |
May 1995 |
|
Parent |
375229 |
Jan 1995 |
|
Parent |
971836 |
Feb 1993 |
|