Claims
- 1. A circuit for generating an analog voltage that is a function of the frequency of a received doppler signal in a doppler satellite tracking station comprising:
- a. a multiple-bit counter circuit having a first and a second input and a plurality of outputs;
- b. means for providing a doppler frequency signal having an output;
- c. a first gate circuit having an output and a first and a second input, said output being connected to said first input of said counter circuit, said first input of said gate circuit being connected to said output of said means for providing a doppler frequency signal;
- d. a storage register having a plurality of inputs connected to said plurality of outputs of said counter circuit such that said counter circuit and said storage register are in parallel, said storage register having a plurality of outputs, said plurality of outputs being a binary digital signal that is a function of the frequency of said doppler-frequency signal, said storage register also having a clock input;
- e. a digital-to-analog converter circuit having an input circuit and an output, said output being said analog voltage;
- f. means for providing an enable signal;
- g. means for gating in parallel said binary digital signal from said plurality of outputs of said storage register to said input circuit of said digital-to-analog converter input circuit whenever said enable signal is present, said enable signal being connected to said means for gating;
- h. means for providing a low-frequency signal having an output;
- i. means for providing a doppler-frequency correlation signal having an output;
- j. a circuit for generating control signals having a low-frequency signal input, a doppler-frequency correlation input, a gate signal output, a reset signal output, and a clock signal output, said low-frequency input being connected to said output of said means for providing a low-frequency signal, said doppler-frequency correlation input being connected to said output of said means for providing a doppler-frequency correlation signal, said gate signal output being connected to said second input of said gate circuit whereby said gate circuit is enabled when a control signal is at a logic 1 level on said gate signal output, said reset signal output being connected to said second input to said counter circuit whereby said counter circuit is reset when a control signal is present on said reset signal output, said clock signal output being connected to said clock input of said storage register wherein said storage register shifts the contents of said counter circuit into itself only when a control signal is present on said clock signal output, thereby said storage register remembers said digital signal that is a function of the frequency of said doppler-frequency signal until a control signal is present on said clock signal output.
- 2. The generator of claim 1 wherein said circuit for generating control signals comprises:
- a. a flip-flop having an input and a first and a second output, said input being connected to said output of said means for providing a low-frequency signal, said first output being said gate signal output;
- b. a monostable multivibrator having an input and an output, said input being connected to said second output of said flip-flop, said output being said reset signal output;
- c. a second gate circuit having a first and a second input and an output, said first input being connected to said second output of said flip-flop, said second input being connected to said output of said means for providing a doppler frequency correlation signal, said output being said clock signal output.
- 3. The generator of claim 2 wherein said plurality of outputs of said multiple-bit counter are fewer in number than the number of bits of said multiple-bit counter.
- 4. A circuit for generating a binary digital signal that is a function of the frequency of a received doppler signal in a doppler satellite tracking station comprising:
- a. a multiple-bit counter circuit having a first and a second input and a plurality of outputs;
- b. means for providing a doppler frequency signal having an output;
- c. a first gate circuit having an output and a first and a second input, said output being connected to said first input of said counter circuit, said first input of said gate circuit being connected to said output of said means for providing a doppler frequency signal;
- d. a storage register having a plurality of inputs connected to said plurality of outputs of said counter circuit such that said counter circuit and said storage register are in parallel, said storage register having a plurality of outputs, said plurality of outputs being said binary digital signal that is a function of the frequency of said doppler frequency signal, said storage register also having a clock input;
- e. means for providing a low-frequency signal having an output;
- f. means for providing a doppler-frequency correlation signal having an output;
- g. a circuit for generating control signals having a low-frequency signal input, a doppler frequency correlation input, a gate signal output, a reset signal output and a clock signal output, said low-frequency input being connected to said output of said means for providing a low-frequency signal, said doppler frequency correlation input being connected to said output of said means for providing a doppler frequency correlation signal, said gate signal output being connected to said second input of said gate circuit whereby said gate circuit is enabled when a control signal is at a logic 1 level on said gate signal output, said reset signal output being connected to said second input to said counter circuit whereby said counter circuit is reset when a control signal is present on said reset signal output, said clock signal output being connected to said clock input of said storage register wherein said storage register shifts the contents of said counter circuit into itself only when a control signal is present on said clock signal output, thereby said storage register remembers said digital signal that is a function of the frequency of said doppler-frequency signal until a control signal is present on said clock signal output.
- 5. The generator of claim 4 wherein said circuit for generating control signals comprises:
- a. a flip-flop having an input and a first and a second output, said input being connected to said output of said means for providing a low-frequency signal, said first output being said gate signal output;
- b. a monostable multivibrator having an input and an output, said input being connected to said second output of said flip-flop, said output being said reset signal output;
- c. a second gate circuit having a first and a second input and an output, said first input being connected to said second output of said flip-flop, said second input being connected to said output of said means for providing a doppler-frequency correlation signal, said output being said clock signal output.
- 6. The generator of claim 5 wherein said plurality of outputs of said multiple-bit counter are fewer in number than the number of bits of said multiple-bit counter.
Parent Case Info
This is a division of application Ser. No. 436,415 filed Jan. 25, 1974, now U.S. Pat. No. 3,893,115.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
436415 |
Jan 1974 |
|