Claims
- 1. An adaptive circuit for capturing and storing high frequency events of short duration having rapid rise times comprising:
- means for receiving an analog signal representative of said high frequency event;
- means for digitizing said high frequency analog signal at a first clock frequency to produce present digital data samples;
- a latch circuit coupled to said digitizing means for storing said digitized present data samples at a high frequency rate;
- comparator means for comparing such present data samples with previously stored data samples of said high frequency signal to produce a difference signal;
- storage means for storing the present data sample when the absolute value of said difference signal is greater than a predetermined threshold, and for skipping without recording said present data sample when said difference signal is less than said threshold; said storage means being coupled to the output of said latch and to the output of said intersample period counter for storing a present sample when said comparator indicates that the threshold value has been exceeded by the absolute value of the difference between the present sample and the previous sample, or when the intersample period counter has indicated that the maximum interval during which so present sample has been stored has occurred; and
- a control logic circuit coupled to the output of said comparator means and to the input circuit of said latch for providing a write signal to said latch.
- 2. An adaptive circuit as in claim 1, including a clock circuit for providing timing to said digitizing means and to said control logic circuit.
- 3. An adaptive circuit as in claim 1, including means coupled to the output of said control logic circuit for counting said digitized data samples and for storing a present sample if a maximum interval of predetermined length has occurred without the storage of a present sample.
- 4. An adaptive circuit as in claim 3, wherein said counting means comprises an intersample period counter comprising a plurality of interconnected counters.
- 5. An adaptive circuit as in claim 1, including an address counter coupled to the output of said control logic circuit for providing address locations to said memory so that selected register locations of said memory are used for storing incoming sample data.
- 6. An adaptive circuit as in claim 1, including a plurality of adder circuits coupled to said latch for providing a threshold value against which the absolute value of the difference between the present sample and the previous sample is compared.
- 7. An adaptive circuit as in claim 1, including an interface between said storage memory and said address counter for determining the memory location at which said incoming samples to said memory are stored.
Parent Case Info
This is a continuation of application Ser. No. 926,674 now abandoned filed Nov. 4, 1986.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Anderholm, Time-Tag Generator for Variable Sampling Rate---, IBM Tech. Discl. Bul., vol. 8, No. 11, 4/1966, pp. 1520 & 1521. |
The Engineering Staff of Analog Devices, Inc., Analog-Digital Conversion Handbook, 6/1972, pp. I-1 to I-11. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
926674 |
Nov 1986 |
|