This application is a U.S. National Stage application of International Application No. PCT/11B04/02994, filed Sep. 10, 2004, and claims priority to European Patent Application No. 03300127.2, filed Sep. 22, 2003.
The present invention relates to electronic circuits, in particular to electronic circuits for providing a logic gate operating at high speed under low power supply voltage.
There is a growing need to lower the operating voltage of logic circuits, for example in order to reduce power consumption. This can be achieved by not stacking differential pairs in a logic circuit. U.S. Pat. No. 5,751,169 describes such a circuit where a first differential pair provides an amplified level-shifted output in response to a first differential input and a second differential pair provides an amplified output in response to a second differential input, these two outputs providing “exclusionary” signals processed by a comparator stage. Using such single stacks of differential pairs of transistors enables to reduce the necessary operative voltage. Nevertheless, in that patent, the “exclusionary” signals are not symmetric because of the level shift in the first pair. As a result, the operating speed of the logic circuit is limited since the comparator stage is not controlled in a differential mode.
It is an object of the invention to provide an electronic circuit able to provide a logic gate function under low power supply voltage.
The invention provides an electronic circuit comprising differential signal input means, a combining stage, a discriminating stage and differential signal output means, wherein the discriminating stage comprises four transistors each having respective first and second electrodes and a respective gate electrode for controlling a current flow between said first and second electrodes, wherein the first electrodes of said four transistors are connected to a common node, wherein the differential signal output means comprise a pair of differential output terminals each connected to at least one of the second electrodes of said four transistors, and wherein the combining stage is arranged to convert differential input signals received by the differential signal input means into gate signals respectively applied to the gate electrodes of at least some of said four transistors.
Such an electronic circuit providing differential signal output means enables efficient operation even under low power supply voltage conditions.
Specific embodiments of the invention are defined in dependent claims.
The feature of claim 2 enables selecting a pair of transistors among the transistors of the discriminating stage.
The features of claim 3 enable an easy discrimination.
The features of claim 4 make sure that only one of the transistors of discriminating stage has the highest base level.
Claim 5 reveals a combining stage for providing appropriate signals to gate electrodes of the discriminator stage circuit.
In the particular embodiment set forth in claim 6, an AND or NOR gate is provided.
In the particular embodiment set forth in claim 7, an OR or NAND gate is provided.
In the particular embodiment set forth in claim 8, a XOR gate is provided.
In the embodiment of claim 9, combining stage and discriminating stage are adapted to provide a latch circuit.
In the particular embodiment set forth in claim 10, the circuit latches data from the input signal according to a latch signal.
According to the embodiment of claim 11, it is possible to combine logic gates to realise a complex logic circuit.
These and other aspects of the invention will be apparent from and elucidated with reference to the embodiments described hereinafter with reference to the drawing figures in which:
a, 2b, 2c and 2d are diagrammatic views of signal waveforms for the circuit of
The invention is carried out by using a discriminating stage circuit as shown in
When several transistors are connected together by a common emitter terminal, current flows only through the transistor that has the highest base voltage level. To use such a circuit as a discriminating stage of a logic circuit, one needs to ensure that only one of the four transistors has the highest (or lowest) base voltage for all possible combinations of the two input signals to be compared. This is achieved by the invention as described hereinafter.
The bases of the two pairs of transistors of the discriminating stage are driven in the following way: A first differential input signal is used to discriminate which of the two pairs will include the conducting transistor. A second differential input signal is used to discriminate between the two transistors of the pair elected by the first differential input signal. Simultaneously, the second differential input signal also discriminates between the two transistors of the other pair.
The bases 82, 92, 102, 112 of the transistors of the discriminating stage may be driven by tri-state voltage signals as illustrated in
The input signals are combined in a combining stage an example of which is given in
The bases 92, 102 of the transistors Q9, Q10 are shown in
The bases 112, 82 of the transistors Q11, Q8 are shown in
The three voltage levels of the signals applied to the transistor bases are Vcc, Vcc-RI, and Vcc-2RI, where R and I are predetermined resistance and current values.
A combining stage, shown on
All possible combinations of input signals a and b are shown in
In
Still in
In
Still in
Accordingly, only one of the four transistor bases is at the highest voltage level for a given combination of input signals a and b, electing the conductive transistor of the discriminating stage.
The circuit of
Such discriminating stage can be used in order to provide logic circuits. One has to ensure that, given two input signals to be compared, one of a given set of transistors of the discriminating stage connected to a first output terminal will have its base at the highest voltage value if the intended comparison is positive, while one of another set of transistors of the discriminating stage connected to a second output terminal has its base at the highest voltage level if the comparison is negative. Purely illustrative examples are given in the following. Due to the resistors connected between the power supplies and the collectors of the transistors of the discriminating stage, the voltage level of the collector of the ON transistor will be lower than the voltage level of the collectors of the other transistors of the discriminating stage.
The voltage levels of the bases of the transistors of the discriminating stage are defined by the combining circuit (on
In order to do so, the combining stage of
a third resistor R3 is connected between the power supply 4 and a common collector terminal for the transistors Q2 and Q6,
If the first differential input signal b-bq is high, the transistors Q2 and Q3 will be off and thus the voltage level of their collector terminal will be higher. The pair of transistors Q9–Q10 of the discriminating stage, whose bases are connected to the collector terminals of transistors Q2 and Q3, respectively, is selected. Then, if the second differential input signal a-aq is high, the transistor Q7 will also be off and no current at all will flow through the resistor R4. The base terminal of transistor Q10, which is connected to the common collector terminal of transistors Q7 and Q3 has the highest voltage level of all four transistors of the discriminating stage.
Matter-of-factly, if the first and second differential input signals are high, Q7 and Q3 are off, no current flows through the resistor R4, the collector terminal of transistor Q7 and the base terminal of transistor Q10 are at level V. The transistor Q6 is on and the transistor Q2 off, so the base terminal of transistor Q9 is at level V-RI. Similarly, the transistors Q0 and Q4 are on, thus the base terminal of transistor Q8 is at level V-2RI. The transistor Q1 is on and the transistor Q5 off, thus the base terminal of transistor Q11 is at level V-RI.
Current therefore flows through transistor Q10, and the second differential output terminal has voltage level V-RI, indicating both first and second differential input signals are high. If any of the first and second differential input signals is low, either Q8, Q9 or Q11 will be the transistor with the highest base voltage level, as seen in Table 1. The first output terminal has voltage level V-RI, indicating that either first or second differential input signals or both are low. Accordingly, a NOR logic gate is readily achieved by the same circuit.
All logic functions can be readily achieved using the same combining stage of
Discriminating stage of
The inventive circuit could therefore be used in many logic circuits, of which the circuits described hereinabove are but a few examples.
The circuit could also be used in order to realise a latch circuit, of which an example is given in
Thus, in a first state of the differential latch control signals, the signals input to the base terminals of transistors Q8 and Q11 by the combining stage have voltage levels higher than the signals input to the bases of transistors Q9 and Q10 by the discriminating stage itself. In a second state of the differential latch control signals, the signals input to the bases of transistors Q8 and Q11 by the combining stage have voltage levels lower than the signals input to the bases of transistors Q9 and Q10 by the discriminating stage itself. In that state, changing the differential input data signal will not change the conducting transistor from Q8, Q9, Q10 and Q11. Data is thus latched until the state of the latch control signals changes.
In some complex logical function, the discriminating stage can be used as a next stage driver as shown on the non-limitative example of
The circuit also includes a second pre-discriminating stage identical to that of
The discriminating stage includes four transistors Q8, Q9, Q10, Q11 connected in that example in the way used for the XOR gate of
If 1a-1aq and 1b-1aq are high, transistors Q17 and Q13 of first pre-discriminating stage will be blocked, and Q111 will have the highest base voltage level. Current will flow through Q111, which is connected to intermediate terminals 3a′ and 3a″ through the resistors R32 and R34, and 3a′ and 3a″ voltage levels will decrease.
If 2a-2aq and 2b-2bq are high, Q27 and Q23 of second pre-discriminating stage will be blocked, and Q211 will have the highest base voltage level. Current will flow through Q211, which is connected to intermediate terminals 3aq″ and 3a″ through the resistors R33 and R34, and 3aq″ and 3a″ voltage levels will decrease.
Thus, no current is flowing through resistor R31 associated to signal 3aq′, and the base terminal of Q10, which is connected to the intermediate terminal receiving signal 3aq′, will have the highest voltage level. Q10 is thus on and current will flow through Q10. Voltage level of output terminal o will thus be lower than voltage level of second output terminal oq.
Other states of input signals 1a, 1b, 2a and 2b and will provide different differential output signals in differential output terminals. By changing the connections in the first and second pre-discriminating stages and in the discriminating stage, any logic circuit can thus be provided for two or more input signals.
Though a particular arrangement is presented, a similar circuit can combine any kind of logic or latch gates as previously described into a combined logic function of three and more differential input signals at high speed even under low power supply voltage.
Number | Date | Country | Kind |
---|---|---|---|
03300127 | Sep 2003 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2004/002994 | 9/10/2004 | WO | 00 | 3/17/2006 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2005/029703 | 3/31/2005 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4823030 | Wilhelm et al. | Apr 1989 | A |
6559687 | Hunt | May 2003 | B1 |
Number | Date | Country |
---|---|---|
WO 200118962 | Mar 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20060279337 A1 | Dec 2006 | US |