Claims
- 1. A semiconductor memory device comprising:a data bus pair; a reset circuit connected between the data buses of the data bus pair for resetting the data buses to one of a high potential power supply voltage and a low potential power supply voltage; and a control circuit connected to the reset circuit for activating the reset circuit prior to a read operation and deactivating the reset circuit when a write operation is performed.
- 2. The device according to claim 1, wherein the reset circuit resets the data buses to the high potential power supply voltage.
- 3. The device according to claim 1, wherein the reset circuit includes a pair of MOS transistors connected in series between the data buses of the data bus pair and, one of the high potential power supply voltage and the low potential power supply voltage is applied to a node between the pair of MOS transistors.
- 4. The device according to claim 3, wherein the control circuit provides a reset control signal to the pair of MOS transistors.
- 5. The device according to claim 1, wherein the reset circuit performs a reset operation after completion of a burst write operation.
- 6. The device according to claim 1, wherein the reset circuit does not perform a reset operation in a burst write operation.
- 7. The device according to claim 1, wherein the reset circuit performs a reset operation after initiation of a write mask operation.
- 8. A method of resetting a pair of data buses in a semiconductor memory device including a reset circuit connected between the data buses for resetting the data buses to one of a high potential power supply voltage and a low potential power supply voltage, the method comprising the steps of:activating the reset circuit prior to a read operation; and deactivating the reset circuit when a write operation is performed.
- 9. The method according to claim 8, wherein the step of activating the reset circuit includes activating the reset circuit after completion of a burst write operation.
- 10. The method according to claim 8, wherein the step of deactivating the reset circuit includes deactivating the reset circuit during a burst write operation.
- 11. The method according to claim 8, wherein the step of activating the reset circuit includes activating the reset circuit after initiation of a write mask operation.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-351256 |
Dec 1998 |
JP |
|
11-197401 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a division of Application Ser. No. 09/457,369 filed Dec. 9, 1999, now U.S. Pat. No. 6,198,680, issued on Mar. 6, 2001. The disclosure of the prior application is hereby incorporated by reference herein in its entirety.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 547 892 |
Jun 1993 |
EP |