Claims
- 1. A structure for selecting a bit in a look-up table including a first input line for receiving a first input signal and a second input line for receiving a second input signal, said structure comprising:
- a first inverter coupled to said first input line for providing the complement of said first input signal;
- a second inverter coupled to said first inverter for providing the logic state of said first input signal;
- a third inverter coupled to said second input line for providing the complement of said second input signal; and
- a fourth inverter coupled to said third inverter for providing the logic state of said second input signal;
- a first, second, third, and fourth logic gate, wherein said first inverter is coupled to said first and second logic gates, said second inverter is coupled to said third and fourth logic gates, said third inverter is coupled to said second and fourth logic gates, and said fourth inverter is coupled to said first and third logic gates, wherein each of said logic gates controls the transfer of a bit in said look-up table.
- 2. The structure of claim 1 wherein said first, second, third, and fourth logic gates are NOR gates.
- 3. The structure of claim 1 further comprising:
- a first multiplexer connected to receive a first plurality of signals from an interconnect structure and having a first output line connected to said first input line; and
- a second multiplexer connected to receive a second plurality of signals from said interconnect structure and having a second output line connected to said second input line.
Parent Case Info
This is a divisional of application Ser. No. 08/284,935, filed Aug. 1, 1994, now Pat. No. 5,432,719, which is a divisional of application Ser. No. 07/387,566 filed Jul. 28, 1989, now Pat. No. 5,343,406.
US Referenced Citations (24)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0238642 |
Oct 1987 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Xilinx Programmable Gate Array Data Book, 1988, available from Xilinx, Inc., 2100 Logic Dr., San Jose, Calif. 95124. |
Marchand, "An Alterable Programmable Logic Array", IEEE Journal of Solid State Circuits, vol. SC-20, No. 5, pp. 1061-1066, Oct. 1985. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
284935 |
Aug 1994 |
|
Parent |
387566 |
Jul 1989 |
|