Claims
- 1. A mono-cycle generating circuit comprising:
a first switch comprising a PMOS transistor coupled to a source voltage; a second switch comprising an NMOS transistor coupled to the first switch through an AC coupling and to ground; a third switch comprising a PMOS transistor coupled to the source voltage; and a fourth switch comprising an NMOS transistor coupled to the third switch and to ground.
- 2. A mono-cycle generating circuit comprising:
a multiplexer receiving data, determining whether to generate a positive mono-cycle or a negative mono-cycle, based upon the data, and outputting clock signals; a pulse generating circuit, coupled to the multiplexer, receiving the clock signals and generating a first series of pulses comprising an up-pulse preceding a down-pulse, or a second series of pulses comprising a down-pulse preceding an up-pulse, in response to the clock signals received by the multiplexer; and a buffer circuit, coupled to the pulse generating circuit, comprising:
a switch circuit generating the positive mono-cycle or the negative mono-cycle, based upon whether the first series of pulses is received from the pulse generating circuit or the second series of pulses is received from the pulse generating circuit, and a common mode buffer circuit coupled to the switching circuit and reducing noise generated by the switch circuit.
- 3. The mono-cycle generating circuit as in claim 2, wherein the multiplexer outputs the clock signals having delay or no delay, based upon the data.
- 4. The mono-cycle generating circuit as in claim 2, wherein the pulse generating circuit comprises complementary sets of transistors generating the up-pulse and the down-pulse.
- 5. The mono-cycle generating circuit as in claim 2, wherein the switch circuit comprises:
a first switch comprising a PMOS transistor coupled to a source voltage, a second switch comprising an NMOS transistor coupled to the first switch through an AC coupling and to ground, a third switch comprising a PMOS transistor coupled to the source voltage, and a fourth switch comprising an NMOS transistor coupled to the third switch and to ground.
- 6. The mono-cycle generating circuit as in claim 5, wherein the common mode buffer circuit comprises complementary sets of amplifiers, the output of each of which is coupled to the switch circuit.
- 7. The mono-cycle generating circuit as in claim 6, wherein the third switch is coupled to the fourth switch through a complementary set of transistors, and the gates of each of the transistors of the complementary set of transistors is coupled to the output of respective amplifiers of the common mode buffer circuit.
- 8. The mono-cycle generating circuit as in claim 7, wherein the respective output of each of the amplifiers is coupled to a gate of a second set of complementary transistors, and each set of complementary transistors forms mirror copies.
- 9. The mono-cycle generating circuit as in claim 2, said multiplexer generating the first series of pulses and the second series of pulses by interjecting delay into clock pulses received by the multiplexer circuit.
- 10. The mono-cycle generating circuit as in claim 2, said pulse generating circuit comprising:
a NOR gate comprising complementary sets of transistors, and a NAND gate comprising complementary sets of transistors.
- 11. A circuit generating a narrow-width up-pulse, comprising:
respective series of inverters comprising complementary transistors generating delayed differential clock pulses; and a NOR gate coupled to the respective series of inverters, said NOR gate comprising complementary sets of transistors controlled by the differential clock pulses to generate the up-pulse.
- 12. A circuit generating a narrow-width down-pulse, comprising:
respective series of inverters comprising complementary transistors generating delayed differential clock pulses; and a NAND gate coupled to the respective series of inverters, said NAND gate comprising complementary sets of transistors controlled by the differential clock pulses to generate the down-pulse.
- 13. A circuit generating an up-pulse and a down-pulse, comprising:
respective series of inverters comprising complementary transistors generating delayed differential clock pulses; a NAND gate coupled to the respective series of inverters, said NAND gate comprising complementary sets of transistors controlled by the differential clock pulses to generate the down-pulse; and a NOR gate coupled to the respective series of inverters, said NOR gate comprising complementary sets of transistors controlled by the differential clock pulses to generate the up-pulse.
- 14. A circuit comprising:
a multiplexer inputting a differential clock and data and outputting control signals based upon the data; a down-pulse generating circuit, coupled to the multiplexer, comprising a NAND gate generating a down-pulse based upon the control signals; an up-pulse generating circuit, coupled to the multiplexer, comprising a NOR gate generating an up-pulse based upon the control signals; an up-and-down pulse generating circuit, coupled to the mulitiplexer, comprising a NAND gate and a NOR gate, and generating an up-pulse and a down-pulse based upon the control signals; and a driver circuit, coupled to the down-pulse generating circuit, to the up-pulse generating circuit, and to the up-and-down pulse generating circuit, generating mono-cycles based upon the up-pulse and the down-pulse.
- 15. The circuit as in claim 14, wherein the driver circuit generates one of a positive mono-cycle and a negative mono-cycle in response to the data received by the multiplexer.
- 16. The circuit as in claim 14, said driver circuit comprising:
a switch circuit generating one of a positive mono-cycle and a negative mono-cycle responsive to the control signals, and a common mode buffer, coupled to the switch circuit, reducing current dissipation of the switch circuit.
- 17. The circuit as in claim 16, wherein the switch circuit comprises current mirrors.
- 18. The circuit as in claim 16, wherein the switch circuit comprises sets of switches, each set of switches comprising an NMOS and a PMOS transistor coupled to each other through an AC coupling.
- 19. The circuit as in claim 18, wherein each transistor of one of the sets of transistors forms a current mirror with other transistors, and each transistor of the other of the sets of transistors is coupled to the common mode buffer.
- 20. The circuit as in claim 19, wherein the common mode buffer comprises amplifiers coupled to the switch circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application Ser. No.: ______, filed concurrently herewith, Attorney Docket No. 1541.1002/GMG, by Agustin Ochoa, Phuong Huynh, and John McCorkle, entitled A FAST MONO-CYCLE GENERATING CIRCUIT USING FULL RAIL SWING LOGIC CIRCUITS, the contents of which are incorporated herein by reference.
[0002] This application is related to U.S. Provisional Patent Application Serial No. 60/317,496, filed Sep. 7, 2001, by Agustin Ochoa, Phuong Huynh, and John McCorkle, entitled A FAST MONO-CYCLE GENERATING CIRCUIT USING FULL RAIL SWING LOGIC CIRCUITS, to which the benefit of priority is claimed, and the contents of which is incorporated herein by reference.
[0003] This application is related to U.S. Provisional Patent Application Serial No. 60/317,497, filed Sep. 7, 2001, by Phuong Huynh, entitled A CIRCUIT GENERATING CONSTANT NARROW-PULSE-WIDTH GAUSSIAN MONOCYCLES USING CMOS CIRCUITS, to which the benefit of priority is claimed, and the contents of which is incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60317496 |
Sep 2001 |
US |
|
60317497 |
Sep 2001 |
US |