Andrew Hawkins et al., U.S.S.N. 08/567,893 State Machine Design for Generating Empty and Full Flags in an Asynchronous FIFO, filed Dec. 6, 1995. |
Andrew Hawkins et al., U.S.S.N. 08/567,918 State Machine Design for Generating Half-Full and Half-Empty Flags in an Synchronous FIFO, filed Dec. 6, 1995. |
Andrew Hawkins et al., U.S.S.N. 08/578,209 Programmable Read-Write Word Line Equality Signal Generation for FIFOs, filed Dec. 29, 1995. |
Pidugu Narayana et al., U.S.S.N. 08/666,751 Half-Full Flag Generator for Synchronous FIFOs, filed Jun. 19, 1996. |
P. Forstner, FIFOs With a Word Width of One Bit, First-In, First-Out Technology, Mar. 1996, pp. 1-24. |
T. Jackson, FIFO Memories: Solution to Reduce FIFO Metastability, First-In, First-Out Technology, Mar. 1996, pp. 1-6. |
T. Jackson, Advanced Bus-Matching/Byte-Swapping Features for Internetworking FIFO Applications, Mar. 1996, pp. 1-3, 5-12. |
T. Jackson, Parity-Generate and Parity-Check Features for High Bandwidth-Computing FIFO Applications, Mar. 1996, pp. 1-3, 5-8. |
T. Ishii et al., High-Speed, High-Drive SN74ABT7819 FIFO, Mar. 1996, pp. 1-3, 5-12. |
C. Wellheuser et al., Internetworking the SN74ABT3614, Mar. 1996, pp. 1-21. |
C. Wellheuser, Metastability Performance of Clocked FIFOs, 1996, pp. 1-3, 5-12. |
High Speed CMOS 256 x 36 x 2 Bi-direction FIFO, QS725420A, MDSF-00018-01, Apr. 24, 1995, pp. 1-36. |
High-Speed CMOS 4K x 9 Clocked FIFO with Output Enable, QS7244A, MDSF-00008-05, Jun. 6, 1995, pp. 1-12. |
High-Speed CMOS 1K X 36 Clocked FIFO with Bus Sizing, QS723620, MDSF-00020-00, Jul. 17, 1995, pp. 1-36. |
Cypress Preliminary CY7C 4425/4205/4215/CY7C4225/4235/4245 64, 256,512, 1K, 2K,4K x 18 Synchronous FIFOS, pp. 5-67-5-82. |