Claims
- 1. A circuit module being connected to a main transmission line terminated at one end or both ends thereof, comprising:a driving circuit for driving a signal; a first stubline for transmitting the signal output from said driving circuit to said main transmission line; and a first resistor inserted between said main transmission line and said first stubline, said first resistor having a resistance value to provide impedance matching between the main transmission line and the first stubline to suppress reflections at a branch point between the main transmission line and the first stubline.
- 2. A circuit module according to claim 1, wherein the impedance of the first stubline is higher than the impedance of said main transmission line.
- 3. A circuit module according to claim 1, wherein said driving circuit includes an output circuit of a push-pull type for driving a signal.
- 4. A circuit module according to claim 1, wherein said first resistor has a resistance substantially equal to a value derived by subtracting a half of an impedance of said main transmission line from a predetermined impedance of said stubline.
- 5. A circuit module according to claim 4, wherein the value of said first resistor is 0.5 times to 1.5 times of said derived value.
- 6. A circuit module connected to a main transmission line terminated at one end or both ends thereof, comprising:a receiving circuit for receiving a signal; a stubline for transmitting the signal from said main transmission line to said receiving circuit; and a resistor inserted between said main transmission line and said stubline, said resistor having a resistance value to provide impedance matching between the main transmission line and the stubline to suppress reflections at a branch point between the main transmission line and the stubline, wherein the impedance of the stubline is higher than the impedance of said main transmission line.
- 7. A circuit module according to claim 6, wherein said receiving circuit includes a differential input circuit for receiving a signal.
- 8. A circuit module according to claim 6, wherein said resistor has a resistance substantially equal to a value derived by subtracting a half of an impedance of said main transmission line from a predetermined impedance of said stubline.
- 9. A circuit module according to claim 8, wherein the value of said resistor is 0.5 times to 1.5 times of said derived value.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-334631 |
Dec 1993 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/084,017, filed on May 26, 1998 now U.S. Pat. No. 6,172,517; which is a continuation of application Ser. No. 08/773,753, filed Dec. 24, 1996 now U.S. Pat. No. 5,818,253; which is a continuation of application Ser. No. 08/476,576, filed Jun. 7, 1995 (now U.S. Pat. No. 5,568,063); which is a continuation of application Ser. No. 08/269,352, filed Jun. 30, 1994 (now U.S. Pat. No. 5,548,226), the disclosures of which are hereby incorporated by reference.
US Referenced Citations (12)
Foreign Referenced Citations (7)
Number |
Date |
Country |
2023503 |
Mar 1970 |
DE |
54-5929 |
Mar 1979 |
JP |
57120147 |
Jul 1982 |
JP |
4-98932 |
Mar 1992 |
JP |
4-249945 |
Sep 1992 |
JP |
5-129924 |
May 1993 |
JP |
5-259942 |
Oct 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
“New I/O Proposal”, Fujitsu, JEDEC JC16, San Diego, Dec. 5, 1993, pp. 1-12. |
Nikkei Electronics, Nov. 27, 1993, pp. 269-290. |
Nikkei Electronics, No. 556, Jun. 8, 1992, pp. 133-140. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
09/084017 |
May 1998 |
US |
Child |
09/716251 |
|
US |
Parent |
08/773753 |
Dec 1996 |
US |
Child |
09/084017 |
|
US |
Parent |
08/476576 |
Jun 1995 |
US |
Child |
08/773753 |
|
US |
Parent |
08/269352 |
Jun 1994 |
US |
Child |
08/476576 |
|
US |