Embodiments of the present application relate to the circuit field, and more specifically, to a circuit of a multi-level topology and a power converter.
In the medium-voltage and large-capacity field, multi-level inverters are applied more widely. In a high-voltage direct current bus system, a multi-level inverter can select a more voltage-withstanding bus capacitor, and can reduce, at same power, an output current by increasing an output alternating voltage, thereby greatly reducing cable costs. In addition, as a level quantity is increased, an output ripple of the system is gradually reduced. That is, a smaller filter may be used, thereby improving power density of the system, and reducing filter costs. Therefore, multi-level inverters have a relatively broad application prospect.
However, in a multi-level topology used for an existing multi-level inverter, switching elements need relatively high withstand voltages. Consequently, a loss is relatively high when the switching elements are conducted, thereby leading to excessively low performance. In addition, the switching elements having relatively high withstand voltages may also lead to excessively high costs of the multi-level inverter.
Embodiments of the present application provide a circuit of a multi-level topology and a power converter, so that switching elements need relatively low withstand voltages, thereby ensuring performance.
According to a first aspect, a circuit of a multi-level topology is provided, including: five terminals and six switching elements, where
a first end of a first switching element of the six switching elements is connected to a first terminal of the five terminals, and a second end of the first switching element is connected to a fifth terminal of the five terminals;
a first end of a second switching element of the six switching elements is connected to a second terminal of the five terminals, and a second end of the second switching element is connected to a first end of a first branch;
a second end of a third switching element of the six switching elements is connected to a third terminal of the five terminals, and a first end of the third switching element is connected to the first end of the first branch, where the first branch includes a fourth switching element and a fifth switching element that are connected in series; and the first end of the first branch is connected to a first end of the fourth switching element and a second end of the first branch is connected to a first end of the fifth switching element, or the first end of the first branch is connected to a second end of the fourth switching element and a second end of the first branch is connected to a second end of the fifth switching element;
a second end of a sixth switching element of the six switching elements is connected to a fourth terminal of the five terminals, and a first end of the sixth switching element is connected to the fifth terminal; and
the second end of the first branch is connected to the fifth terminal.
With reference to the first aspect, in a first possible implementation of the first aspect, the first terminal is connected to a positive electrode of a first voltage source, and the second terminal is connected to a negative electrode of the first voltage source;
the second terminal is connected to a positive electrode of a second voltage source, and the third terminal is connected to a negative electrode of the second voltage source; and
the third terminal is connected to a positive electrode of a third voltage source, and the fourth terminal is connected to a negative electrode of the third voltage source.
With reference to the first aspect, in a second possible implementation of the first aspect, the second terminal and the third terminal are respectively connected to a first input end and a second input end of a first direct current/direct current conversion circuit, and the first terminal and the second terminal are respectively connected to a first output end and a second output end of the first direct current/direct current conversion circuit; and
the second terminal and the third terminal are respectively connected to a first input end and a second input end of a second direct current/direct current conversion circuit, and the third terminal and the fourth terminal are respectively connected to a first output end and a second output end of the second direct current/direct current conversion circuit; where
the first direct current/direct current conversion circuit and the second direct current/direct current conversion circuit share a same input.
With reference to the first aspect, in a third possible implementation of the first aspect, the first terminal is connected to a first output end of a first direct current/direct current conversion circuit, and the second terminal is connected to a second output end of the first direct current/direct current conversion circuit;
the second terminal is connected to a first input end of the first direct current/direct current conversion circuit;
a second input end of the first direct current/direct current conversion circuit is connected to a first input end of a second direct current/direct current conversion circuit;
the third terminal is connected to a second input end of the second direct current/direct current conversion circuit; and
the fourth terminal is connected to a first output end of the second direct current/direct current conversion circuit, and the third terminal is connected to a second output end of the second direct current/direct current conversion circuit.
With reference to the first aspect, in a fourth possible implementation of the first aspect, the multi-level topology is an N-level topology, and N is an even number greater than 4; and the circuit further includes: N−4 terminals and 2N−8 switching elements, where the N−4 terminals include a sixth terminal to an (N+1)th terminal, and the 2N−8 switching elements include a seventh switching element to a (2N−2)th switching element;
a first end of a (2i−5)th switching element is connected to an ith terminal, and a second end of the (2i−5)th switching element is connected to a first end of an ((i−2)/2)th branch, where i=6, 7, . . . , or N;
a second end of a (2i−4)th switching element is connected to an (i+1)th terminal, and the second end of the (2i−4)th switching element is connected to the first end of the ((i−2)/2)th branch, where the ((i−2)/2)th branch includes a (2i−3)th switching element and a (2i−2)th switching element that are connected in series; and the first end of the ((i−2)/2)th branch is connected to a first end of the (2i−3)th switching element and a second end of the ((i−2)/2)th branch is connected to a first end of the (2i−2)th switching element, or the first end of the ((i−2)/2)th branch is connected to a second end of the (2i−3)th switching element and a second end of the ((i−2)/2)th branch is connected to a second end of the (2i−2)th switching element; and
the second end of the ((i−2)/2)th branch is connected to the fifth terminal.
With reference to the first aspect, in a fifth possible implementation of the first aspect, the multi-level topology is an N-level topology, and the circuit further includes: N−4 terminals and 2N−8 switching elements, where the N−4 terminals include a sixth terminal to an (N+1)th terminal, and the 2N−8 switching elements include a seventh switching element to a (2N−2)th switching element, where N is a positive integer greater than 4; and
a first end of a (j+1)th switching element is connected to a jth terminal, a second end of the (j+1)th switching element is connected to a second end of a (j+N−3)th switching element, and a first end of the (j+N−3)th switching element is connected to the first end of the first branch, where j=6, 7, . . . , or N+1.
With reference to anyone of the first aspect or the foregoing possible implementations of the first aspect, in a sixth possible implementation of the first aspect, the fourth terminal is grounded.
According to a second aspect, a composite circuit is provided, including M circuits of a multi-level topology according to any one of the first aspect or the possible implementations of the first aspect and a coupled inductor, where the coupled inductor includes M input terminals and one output terminal; and
the M input terminals are respectively connected to fifth terminals of the M circuits of a multi-level topology according to any one of the first aspect or the possible implementations of the first aspect.
According to a third aspect, a power converter is provided, including: the circuit according to the first possible implementation of the first aspect and a controller, where the controller is connected to the six switching elements, and is configured to control statuses of the six switching elements.
With reference to the third aspect, in a first possible implementation of the third aspect, a value of an input voltage of the first voltage source is DC1, a value of an input voltage of the second voltage source is DC2, and a value of an input voltage of the third voltage source is DC3; and when the controller controls statuses of the first switching element, the second switching element, and the fourth switching element to be a first state, and statuses of the third switching element, the fifth switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC1+DC2+DC3;
when the controller controls statuses of the second switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the third switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC2+DC3;
when the controller controls statuses of the third switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the second switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC3; or
when the controller controls statuses of the third switching element, the fifth switching element, and the sixth switching element to be a first state, and statuses of the first switching element, the second switching element, and the fourth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is 0; where
the first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
With reference to the third aspect or the first possible implementation of the third aspect, in a second possible implementation of the third aspect, the power converter is a four-level inverter.
According to a fourth aspect, a power converter is provided, including: the circuit according to the second possible implementation of the first aspect, an input voltage source, and a controller, where
the second terminal is connected to a positive electrode of the input voltage source, and the third terminal is connected to a negative electrode of the input voltage source; and
the controller is connected to the six switching elements, and is configured to control statuses of the six switching elements.
With reference to the fourth aspect, in a first possible implementation of the fourth aspect, a value of an input voltage of the input voltage source is DC1, a value of a voltage that is between the first terminal and the second terminal after the first direct current/direct current conversion circuit is DC2, and a value of a voltage that is between the third terminal and the fourth terminal after the second direct current/direct current conversion circuit is DC3; and
when the controller controls statuses of the first switching element, the second switching element, and the fourth switching element to be a first state, and statuses of the third switching element, the fifth switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC1+DC2+DC3;
when the controller controls statuses of the second switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the third switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC1+DC3;
when the controller controls statuses of the third switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the second switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC3; or
when the controller controls statuses of the third switching element, the fifth switching element, and the sixth switching element to be a first state, and statuses of the first switching element, the second switching element, and the fourth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is 0; where
the first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
With reference to the fourth aspect or the first possible implementation of the fourth aspect, in a second possible implementation of the fourth aspect, the power converter is a four-level inverter.
According to a fifth aspect, a power converter is provided, including: the circuit according to the third possible implementation of the first aspect, a first input voltage source, a second input voltage source, and a controller, where
the second terminal is connected to a positive electrode of the first input voltage source, and the second input end of the first direct current/direct current conversion circuit is connected to a negative electrode of the first input voltage source;
the first input end of the second direct current/direct current conversion circuit is connected to a positive electrode of the second input voltage source, and the third terminal is connected to a negative electrode of the second input voltage source; and
the controller is connected to the six switching elements, and is configured to control statuses of the six switching elements.
With reference to the fifth aspect, in a first possible implementation of the fifth aspect, a value of an input voltage of the first input voltage source is DC1, a value of an input voltage of the second input voltage source is DC2, a value of a voltage that is between the first terminal and the second terminal after the first direct current/direct current conversion circuit is DC3, and a value of a voltage that is between the third terminal and the fourth terminal after the second direct current/direct current conversion circuit is DC4; and
when the controller controls statuses of the first switching element, the second switching element, and the fourth switching element to be a first state, and statuses of the third switching element, the fifth switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC1+DC2+DC3+DC4;
when the controller controls statuses of the second switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the third switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC1+DC2+DC4;
when the controller controls statuses of the third switching element, the fourth switching element, and the fifth switching element to be a first state, and statuses of the first switching element, the second switching element, and the sixth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is DC4; or
when the controller controls statuses of the third switching element, the fifth switching element, and the sixth switching element to be a first state, and statuses of the first switching element, the second switching element, and the fourth switching element to be a second state, a value of an output voltage between the fourth terminal and the fifth terminal is 0; where
the first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
With reference to the fifth aspect or the first possible implementation of the fifth aspect, in a second possible implementation of the fifth aspect, the power converter is a four-level inverter.
By means of the circuit of a multi-level topology provided in the embodiments of the present application, switching elements need relatively low withstand voltages, thereby ensuring performance; and the switching elements having low withstand voltages cost relatively low.
To describe the technical solutions in the embodiments of the present application more clearly, the following briefly describes the accompanying drawings required for describing the embodiments or the prior art. Apparently, the accompanying drawings in the following description show merely some embodiments of the present application, and a person of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
The following clearly describes the technical solutions in the embodiments of the present application with reference to the accompanying drawings in the embodiments of the present application. Apparently, the described embodiments are some but not all of the embodiments of the present application. All other embodiments obtained by a person of ordinary skill in the art based on the embodiments of the present application without creative efforts shall fall within the protection scope of the present application.
An inverter may be configured to convert a direct current into an alternating current. An inverter including a multi-level topology is a multi-level inverter. In addition, a higher quantity of levels indicates smaller harmonic waves and a better output effect.
Herein, a four-level topology is used as an example for description. A four-level topology is a topology having four output levels. As shown in
For the four-level topology in
However, in a multi-level topology used in an existing multi-level inverter, switching elements need relatively high withstand voltages. In addition, higher withstand voltages of switching components may cause a relatively high loss when the switching components are conducted, leading to excessively low performance. For example, a saturation voltage drop of a switching component having a withstand voltage of 1700 V is 1.4 times a saturation voltage drop of a switching component having a withstand voltage of 650 V.
On another hand, when there is no bus power balanced circuit, the topology shown in
Each switching element has a first end and a second end.
The five terminals (A1 to A5) include a first terminal A1, a second terminal A2, a third terminal A3, a fourth terminal A4, and a fifth terminal A5. The six switching elements (Q1 to Q6) include a first switching element Q1, a second switching element Q2, a third switching element Q3, a fourth switching element Q4, a fifth switching element Q5, and a sixth switching element Q6.
A first end of the first switching element Q1 of the six switching elements is connected to the first terminal A1 of the five terminals, and a second end of the first switching element Q1 is connected to the fifth terminal A5 of the five terminals.
A first end of the second switching element Q2 of the six switching elements is connected to the second terminal A2 of the five terminals, and a second end of the second switching element Q2 is connected to a first end of a first branch.
A second end of the third switching element Q3 of the six switching elements is connected to the third terminal A3 of the five terminals, and a first end of the third switching element Q3 is connected to the first end of the first branch.
The first branch includes the fourth switching element Q4 and the fifth switching element Q5 that are connected in series; and the first end of the first branch is connected to a first end of the fourth switching element Q4 and a second end of the first branch is connected to a first end of the fifth switching element Q5 (as shown in
A second end of the sixth switching element Q6 of the six switching elements is connected to the fourth terminal A4 of the five terminals, and a first end of the sixth switching element Q6 is connected to the fifth terminal A5.
The second end of the first branch is connected to the fifth terminal A5.
By means of the circuit of a multi-level topology provided in this embodiment of the present application, switching elements need relatively low withstand voltages, thereby ensuring performance; and the switching elements having low withstand voltages cost relatively low.
It may be understood that, the circuits shown in
It may be understood that, the fourth switching element Q4 and the fifth switching element Q5 are connected in series in a reverse direction.
Optionally, when the switching element is in a conducted state, the switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is also conducted in a direction from the second end of the switching element to the first end of the switching element. When the switching element is in a disconnected state, the switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
It should be noted that, a form of a switching element is not limited in this embodiment of the present application. Each of the six switching elements Q1 to Q6 shown in
It may be understood that, in this embodiment of the present application, a switching element may be a switching transistor, or a switching element may be a combination of multiple switching transistors that are connected in series and/or connected in parallel. The switching transistor may be an Insulated Gate Bipolar Transistor (IGBT), or may be a Metal-Oxide-Semiconductor Field-Effect Transistor (MOSFET). This is not limited in the present application.
In subsequent embodiments of the present application, the switching element shown in
In this embodiment of the present application, that the switching element shown in
In addition, the circuit of a multi-level topology provided in this embodiment of the present application may be driven and controlled in a manner of combining software with hardware, thereby implementing direct current/alternating current (DC/AC) conversion or alternating current/direct current (AC/DC) conversion.
For example, using DC/AC as an example, the first terminal A1, the second terminal A2, the third terminal A3, and the fourth terminal A4 in the circuit of a four-level topology shown in
Optionally, in an embodiment, as shown in
In this embodiment of the present application, DC1, DC2, and DC3 that have constant voltages are used, thereby resolving a problem in the prior art that switching elements cannot normally work due to use of capacitors.
It may be understood that, for the fourth switching element Q4 and the fifth switching element Q5 in
It should be noted that, in the circuit of a four-level topology shown in
In this way, the circuit of a four-level topology shown in
“1” in Table 1 indicates that a status of a corresponding switching element is a first state, and “0” indicates that a status of a corresponding switching element is a second state.
It is assumed that an output level DC1+DC2+DC3 is a level 1. In this case, an active current of the circuit of a four-level topology may be shown by a dashed arrow 601 in
If it is assumed that DC1=DC2=DC3=500 V, a maximum voltage that flows through Q1 and Q6 is 1500 V, and a maximum voltage that flows through Q2 and Q5 is 500 V. In consideration of a particular preset voltage, in this embodiment of the present application, Q1 and Q6 should be switching components having a withstand voltage of 1700 V, and Q2 to Q5 should be switching components having a withstand voltage of 700 V. Therefore, compared with the prior art, two switching elements of six switching elements may be switching components having low withstand voltages, thereby reducing costs. In addition, it may be understood that, if DC1>DC2>DC3, switching components having lower withstand voltages may be used, thereby further reducing costs.
In addition, the switching components having relatively low withstand voltages are used, and therefore, a loss is reduced, thereby improving system performance.
Optionally, in another embodiment, the circuit of a multi-level topology may be implemented by using a direct current/direct current (DC/DC) conversion circuit. Optionally, the DC/DC conversion circuit may be a buck-boost circuit. For example, the DC/DC conversion circuit may be a buck-boost circuit, as shown in
The buck-boost circuit includes switching elements QBB1 and QBB2, capacitors CBB1 and CBB2 and an inductor LBB. It is assumed that a voltage between two ends of the capacitor CBB1 is equal to Vin, and a voltage between two ends of the capacitor CBB2 is equal to Vout. Then, when Vin is constant, Vout may be adjusted by adjusting a conduction ratio of the buck-boost circuit.
That is, Vin may be used as an input of the buck-boost circuit, and Vout may be used as an output of the buck-boost circuit. Correspondingly, two ends of CBB2 are two input ends of the buck-boost circuit, and two ends of CBB2 are two output ends of the buck-boost circuit.
Optionally, the circuit of a multi-level topology implemented by using a DC/DC conversion circuit may be shown in
The second terminal A2 and the third terminal A3 are respectively connected to a first input end and a second input end of a first DC/DC conversion circuit, and the first terminal A1 and the second terminal A2 are respectively connected to a first output end and a second output end of the first DC/DC conversion circuit. The second terminal A2 and the third terminal A3 are respectively connected to a first input end and a second input end of a second DC/DC conversion circuit, and the third terminal A3 and the fourth terminal A4 are respectively connected to a first output end and a second output end of the second DC/DC conversion circuit. The first DC/DC conversion circuit and the second DC/DC conversion circuit share a same input.
Specifically, as shown in
Therefore, if the second terminal A2 is connected to a positive electrode of a voltage source DC0, and the third terminal A3 is connected to a negative electrode of the voltage source DC0, by means of the first DC/DC conversion circuit, a voltage between the first terminal A1 and the second terminal A2 may be determined as DC01; and by means of the second DC/DC conversion circuit, a voltage between the third terminal and the fourth terminal may be determined as DC02.
Referring to
Therefore, similarly, outputting of four levels can be implemented by controlling statuses of the switching elements Q1 to Q6. To avoid repetition, details are not described herein again.
It should be noted that, in the four-level topology shown in
Optionally, the circuit of a multi-level topology that is implemented by using a DC/DC conversion circuit may be shown in
The first terminal is connected to a first output end of a first DC/DC conversion circuit, and the second terminal A2 is connected to a second output end of the first DC/DC conversion circuit; the second terminal A2 is connected to a first input end of the first DC/DC conversion circuit; a second input end of the first DC/DC conversion circuit is connected to a first input end of a second DC/DC conversion circuit; the third terminal A3 is connected to a second input end of the second DC/DC conversion circuit; and the fourth terminal A4 is connected to a first output end of the second DC/DC conversion circuit, and the third terminal is connected to a second output end of the second DC/DC conversion circuit.
Specifically, as shown in
Therefore, if the second terminal A2 is connected to a positive electrode of a voltage source DC10, a terminal A0 between C12 and C21 is connected to a negative electrode of the voltage source DC10, the terminal A0 between C12 and C21 is connected to a positive electrode of a voltage source DC20, and the third terminal A3 is connected to a negative electrode of the voltage source DC20, by means of the first buck-boost circuit, a voltage between the first terminal A1 and the second terminal A2 may be determined as DC11; and by means of the second buck-boost circuit, a voltage between the third terminal and the fourth terminal may be determined as DC22.
Referring to
Therefore, similarly, outputting of four levels can be implemented by controlling statuses of the switching elements Q1 to Q6. To avoid repetition, details are not described herein again.
It should be noted that, in the four-level topology shown in
It should be noted that, for the fourth switching element Q4 and the fifth switching element Q5 in
Optionally, in another embodiment, based on the circuit of a four-level topology in
It may be understood that, the three-phase system shown in
Optionally, the fourth terminal A4 may be grounded.
Optionally, the first terminal A1, the second terminal A2, the third terminal A3, and the fourth terminal A4 may be used as input ends. For example, three voltage sources may be connected to A1 to A4, as shown in
Optionally, in another embodiment, a topology having more levels may be established based on the four-level topology shown in
A first end of a (2i−5)th switching element Q(2i−5) is connected to an ith terminal A(i), and a second end of the (2i−5)th switching element Q(2i−5) is connected to a first end of an ((i−2)/2)th branch, where i=6, 7, . . . , or N.
A second end of a (2i−4)th switching element Q(2i−4) is connected to an (i+1)th terminal A(i+1), and the second end of the (2i−4)th switching element Q(2i−4) is connected to the first end of the ((i−2)/2)th branch, where the ((i−2)/2)th branch includes a (2i−3)th switching element Q(2i−3) and a (2i−2)th switching element Q(2i−2) that are connected in series; and the first end of the ((i−2)/2)th branch is connected to a first end of the (2i−3)th switching element Q(2i−3) and a second end of the ((i−2)/2)th branch is connected to a first end of the (2i−2)th switching element Q(2i−2), or the first end of the ((i−2)/2)th branch is connected to a second end of the (2i−3)th switching element Q(2i−3) and a second end of the ((i−2)/2)th branch is connected to a second end of the (2i−2)th switching element Q(2i−2).
The second end of the ((i−2)/2)th branch is connected to the fifth terminal A5.
Therefore, DC/AC conversion can be implemented by using the multi-level topology. For example, a direct current voltage source may be connected between the first terminal A1 and the second terminal A2, between the second terminal A2 and the third terminal A3, between the third terminal A3 and the sixth terminal A6, between the ith terminal A(i) and the (i+1)th terminal A(i+1), and between the (N+1)th terminal A(N+1) and the fourth terminal A4. Then, outputting of N levels can be implemented by adjusting statuses of the switching elements. In addition, after a filter, voltages output from the fourth terminal A4 and the fifth terminal A5 are closer to a sine, that is, the output voltages are alternating voltages.
Specifically, when N=6, a circuit of a six-level topology may be shown in
The seven terminals (A1 to A7) include a first terminal A1, a second terminal A2, a third terminal A3, a fourth terminal A4, and a fifth terminal A5, a sixth terminal A6, and a seventh terminal A7. The ten switching elements (Q1 to Q10) include a first switching element Q1, a second switching element Q2, a third switching element Q3, a fourth switching element Q4, a fifth switching element Q5, a sixth switching element Q6, a seventh switching element Q7, an eighth switching element Q8, a ninth switching element Q9, and a tenth switching element Q10.
A first end of the first switching element Q1 is connected to the first terminal A1, and a second end of the first switching element Q1 is connected to the fifth terminal A5.
A first end of the second switching element Q2 is connected to the second terminal A2, and a second end of the second switching element Q2 is connected to a first end of a first branch; and a second end of the third switching element Q3 is connected to the third terminal A3, and a first end of the third switching element Q3 is connected to the first end of the first branch, where the first branch includes the fourth switching element Q4 and the fifth switching element Q5 that are connected in series; and the first end of the first branch is connected to a first end of the fourth switching element Q4, and a second end of the first branch is connected to a first end of the fifth switching element Q5.
A first end of the seventh switching element Q7 is connected to the sixth terminal A6, and a second end of the seventh switching element Q7 is connected to a first end of a second branch; and a second end of the eighth switching element Q8 is connected to the seventh terminal A7, and a first end of the eighth switching element Q8 is connected to the first end of the second branch, where the second branch includes the ninth switching element Q9 and the tenth switching element Q10 that are connected in series; and the first end of the second branch is connected to a first end of the ninth switching element Q9, and a second end of the second branch is connected to a first end of the tenth switching element Q10.
A second end of the sixth switching element Q6 is connected to the fourth terminal A4, and a first end of the sixth switching element Q6 is connected to the fifth terminal A5.
The second end of the first branch is connected to the fifth terminal A5, and the second end of the second branch is connected to the fifth terminal A5.
In addition, the circuit of a six-level topology shown in
The fourth terminal A4 may be grounded.
Therefore, outputting of six levels can be implemented by adjusting statuses of the switching elements.
For example, it is assumed that the five direct current voltage sources have equal voltage values, that is, DC1=DC2=DC3=DC4=DC5=DC. Voltages of six output levels can be implemented by controlling the switching elements to be conducted or disconnected. Specifically, the voltages of the six output levels may be shown in the following Table 2.
“1” indicates that a status of a switching element is a first state, and “0” indicates that a status of a switching element is a second state.
In the circuit of a multi-level topology shown in
It should be noted that, for the fourth switching element Q4 and the fifth switching element Q5 in
It should be noted that, in the circuit of a multi-level topology shown in
It may be understood that, referring to the foregoing description of the four-level topology, the input end of the circuit of a multi-level topology shown in
In addition, referring to the foregoing description of
Optionally, in another embodiment, a topology having more levels may be established based on the four-level topology shown in
A first end of a (j+1)th switching element Q(j+1) is connected to a jth terminal A(j), a second end of the (j+1)th switching element Q(j+1) is connected to a second end of the (j+N−3)th switching element Q(j+N−3), and a first end of the (j+N−3)th switching element Q(j+N−3) is connected to the first end of the first branch, where j=6, 7, . . . , or N+1.
Therefore, DC/AC conversion can be implemented by using the multi-level topology. For example, a direct current voltage source may be connected between the first terminal A1 and the second terminal A2, between the second terminal A2 and the sixth terminal A6, between the jth terminal A(j) and the (j+1)th terminal A(j+1), between the (N+1)th terminal A(N+1) and the third terminal A3, and between the third terminal A3 and the fourth terminal A4. Then, outputting of N levels can be implemented by adjusting statuses of the switching elements. In addition, after a filter, voltages output from the fourth terminal A4 and the fifth terminal A5 are closer to a sine, that is, the output voltages are alternating voltages.
Specifically, when N=5, the multi-level topology is a five-level topology, and a circuit of the five-level topology may be shown in
The six terminals (A1 to A6) include a first terminal A1, a second terminal A2, a third terminal A3, a fourth terminal A4, a fifth terminal A5, and a sixth terminal A6. The eight switching elements (Q1 to Q8) include a first switching element Q1, a second switching element Q2, a third switching element Q3, a fourth switching element Q4, a fifth switching element Q5, and a sixth switching element Q6, a seventh switching element Q7, and an eighth switching element Q8.
A first end of the first switching element Q1 is connected to the first terminal A1, and a second end of the first switching element Q1 is connected to the fifth terminal A5.
A first end of the second switching element Q2 is connected to the second terminal A2, and a second end of the second switching element Q2 is connected to a first end of a first branch; and a second end of the third switching element Q3 is connected to the third terminal A3, and a first end of the third switching element Q3 is connected to the first end of the first branch, where the first branch includes the fourth switching element Q4 and the fifth switching element Q5 that are connected in series, and the first end of the first branch is connected to a first end of the fourth switching element Q4, and the second end of the first branch is connected to a first end of the fifth switching element Q5.
A first end of the seventh switching element Q7 is connected to the sixth terminal A6, a second end of the seventh switching element Q7 is connected to a second end of the eighth switching element Q8, and a first end of the eighth switching element Q8 is connected to the first end of the first branch.
A second end of the sixth switching element Q6 is connected to the fourth terminal A4, and a first end of the sixth switching element Q6 is connected to the fifth terminal A5.
The second end of the first branch is connected to the fifth terminal A5.
In addition, the circuit of a five-level topology shown in
The fourth terminal A4 may be grounded.
Therefore, outputting of five levels can be implemented by adjusting statuses of the switching elements.
For example, it is assumed that the four direct current voltage sources have equal voltage values, that is, DC1=DC2=DC3=DC4=DC5=DC. Voltages of five output levels can be implemented by controlling the switching elements to be conducted or disconnected. Specifically, the voltages of the five output levels may be shown in the following Table 3.
“1” indicates that a status of a switching element is a first state, and “0” indicates that a status of a switching element is a second state.
In the circuit of a multi-level topology shown in
It should be noted that, for the fourth switching element Q4 and the fifth switching element Q5 in
It should be noted that, in the circuit of a multi-level topology shown in
It may be understood that, referring to the foregoing description of the four-level topology, the input ends of the circuit of a multi-level topology shown in
In addition, referring to the foregoing description of
Optionally, in another embodiment, the multi-level topology in the foregoing embodiment may be in silicon-magnetic combination with a coupled inductor, to forma composite circuit, so as to achieve a higher quantity of levels. As shown in
The M input terminals are respectively connected to fifth terminals of circuits of the multi-level topologies (11 to 1M).
It may be understood that, the coupled inductor shown in
Therefore, in this embodiment, a coupled inductor is combined with multi-level topologies, so as to achieve a higher quantity of levels, improve an equivalent switching frequency, and reduce an output ripple, thereby greatly reducing costs and a volume of an output filter.
For example, it is assumed that the multi-level topologies in
For the multi-level topology 1501, refer to the multi-level topology in any one of the foregoing embodiments in
The controller 1502 may be configured to control statuses of switching elements in the multi-level topology 1501. Specifically, the controller 1502 may change the statuses of the switching elements in a manner of combining hardware with software. The controller 1502 may be in a form of a processor.
The processor may be an integrated circuit chip and have a signal processing capability. In an implementation process, control on the statuses of the switching elements in the multi-level topology may be completed by using an integrated logic circuit of hardware in the processor or an instruction in a form of software. The foregoing processor may be a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA), or another programmable logical device, discrete gate or transistor logic device, or discrete hardware component. The methods, steps, and logical block diagrams disclosed in the embodiments of the present application may be implemented or performed. The general purpose processor may be a microprocessor or the processor may be any conventional processor or the like. Steps of the methods disclosed in the embodiments of the present application may be directly performed and completed by a hardware decoding processor, or may be performed and completed by using a combination of hardware and software modules in the decoding processor.
A software module may be located in a mature storage medium in the art, such as a random access memory, a flash memory, a read-only memory, a programmable read-only memory, an electrically erasable programmable memory, or a register. The storage medium is located in the memory, and the processor reads information in the memory and completes the steps in the foregoing methods in combination with hardware of the processor. It may be understood that, the memory in this embodiment of the present application may be a volatile memory or a non-volatile memory, or may include both a volatile memory and a non-volatile memory. The non-volatile memory may be a read-only memory (ROM), a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), an electrically erasable programmable read-only memory (EEPROM), or a flash memory. The volatile memory may be a random access memory (RAM), and is used as an external cache. For example but not for limitation, many forms of RAMS are available, for example, a static random access memory (SRAM), a dynamic random access memory (DRAM), a synchronous dynamic random access memory (SDRAM), a double data rate synchronous dynamic random access memory (DDR SDRAM), an enhanced synchronous dynamic random access memory (ESDRAM), a synchlink dynamic random access memory (SLDRAM), and a direct rambus random access memory (DR RAM). The memory in the system and method described in this specification intends to include, but is not limited to, these memories and any other memory of a suitable type.
Optionally, when the multi-level topology 1501 is the five-level topology shown in the embodiment of
Optionally, when the multi-level topology 1501 is the six-level topology shown in the embodiment of
Optionally, when the multi-level topology 1501 is the N-level topology shown in the embodiment of
In an example, in this case, the N-level inverter may further include N−1 input voltage sources. The N−1 input voltage sources may be connected between other terminals except a fifth terminal A5 of (N+1) terminals. Specifically, for a connection manner of the N−1 input voltage sources, refer to descriptions of
In an example, in this case, the N-level inverter may further include N−2 direct current/direct current conversion circuits. The N−2 direct current/direct current conversion circuits may be connected between other terminals except the fifth terminal A5 of (N+1) terminals. Specifically, for a connection manner of the N−2 direct current/direct current conversion circuit, refer to related descriptions of the four-level topology in
Optionally, when the multi-level topology 1501 is the four-level topology shown in the embodiment of
Specifically,
The controller 1601 is connected to the six switching elements (Q1 to Q6), and is configured to control statuses of the six switching elements.
It may be understood that, in this embodiment of the present application, the statuses of switching elements may be changed by means of control of the controller 1601. The switching elements may be shown in
Optionally, a status of a switching element may be a first state or a second state. The first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
Therefore, if a value of an input voltage of the first voltage source is DC1, a value of an input voltage of the second voltage source is DC2, and a value of an input voltage of the third voltage source is DC3,
when the controller 1601 controls statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be the first state, and statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be the second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC1+DC2+DC3;
when the controller 1601 controls statuses of the second switching element Q2, the fourth switching element Q4, and the fifth switching element Q5 to be the first state, and statuses of the first switching element Q1, the third switching element Q3, and the sixth switching element Q6 to be the second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC2+DC3;
when the controller 1601 controls statuses of the third switching element Q3, the fourth switching element Q4, and the fifth switching element Q5 to be the first state, and statuses of the first switching element Q1, the second switching element Q2, and the sixth switching element Q6 to be the second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC3; or
when the controller 1601 controls statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be the first state, and statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be the second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is 0.
For details, refer to Table 1 in the embodiment of
For example, if it is assumed that DC1=DC2=DC3, and DC1+DC2+DC3=Vbus,
A higher quantity of levels indicates that an output voltage is closer to a sine, and therefore, a size and costs of a required filter are greatly reduced, which is helpful for achieving high system power density.
Optionally, the power converter 1600 shown in
The second terminal A2 is connected to a positive electrode of the input voltage source DC1, and the third terminal A3 is connected to a negative electrode of the input voltage source DC1.
The controller 1801 is connected to the six switching elements (Q1 to Q6), and is configured to control statuses of the six switching elements.
In addition, the controller 1801 may also be connected to a switching element in a first direct current/direct current conversion circuit, and control a status of the switching element in the first direct current/direct current conversion circuit; and the controller 1801 may also be connected to a switching element in a second direct current/direct current conversion circuit, and control a status of the switching element in the second direct current/direct current conversion circuit.
If a value of an input voltage of the input voltage source is DC1, a value of a voltage that is between the first terminal A1 and the second terminal A2 after the first direct current/direct current conversion circuit is DC2, and a value of a voltage that is between the third terminal A3 and the fourth terminal A4 after the second direct current/direct current conversion circuit is DC3,
when the controller 1801 controls statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be a first state, and statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC1+DC2+DC3;
when the controller 1801 controls statuses of the second switching element Q2, the fourth switching element Q4, and the fifth switching element Q5 to be a first state, and statuses of the first switching element Q1, the third switching element Q3, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC1+DC3;
when the controller 1801 controls statuses of the third switching element Q3, the fourth switching element Q4, and the fifth switching element Q5 to be a first state, and statuses of the first switching element Q1, the second switching element Q2, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC3; or
when the controller 1801 controls statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be a first state, and statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is 0; where
the first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
It should be noted that, in the embodiment shown in
Optionally, the power converter 1800 shown in
The second terminal A2 is connected to a positive electrode of the first input voltage source DC1, and the second input end A0 of the first direct current/direct current conversion circuit is connected to a negative electrode of the first input voltage source DC1.
The first input end A0 of the second direct current/direct current conversion circuit is connected to a positive electrode of the second input voltage source DC2, and the third terminal A3 is connected to a negative electrode of the second input voltage source DC2.
The controller 1901 is connected to the six switching elements (Q1 to Q6), and is configured to control statuses of the six switching elements.
In addition, the controller 1901 may also be connected to a switching element in the first direct current/direct current conversion circuit, and control a status of the switching element in the first direct current/direct current conversion circuit; and the controller 1901 may also be connected to a switching element in the second direct current/direct current conversion circuit, and control a status of the switching element in the second direct current/direct current conversion circuit.
If a value of an input voltage of the first input voltage source is DC1, a value of an input voltage of the second input voltage source is DC2, a value of a voltage that is between the first terminal A1 and the second terminal A2 after the first direct current/direct current conversion circuit is DC3, and a value of a voltage that is between the third terminal A3 and the fourth terminal A4 after the second direct current/direct current conversion circuit is DC4,
when the controller 1901 controls statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be a first state, and statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC1+DC2+DC3+DC4;
when the controller 1901 controls statuses of the second switching element Q2, the fourth switching element Q4, and the fifth switching element Q5 to be a first state, and statuses of the first switching element Q1, the third switching element Q3, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC1+DC2+DC4;
when the controller 1901 controls statuses of the third switching element Q3, the fourth switching element Q4, and the fifth switching element Q5 to be a first state, and statuses of the first switching element Q1, the second switching element Q2, and the sixth switching element Q6 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is DC4; or
when the controller 1901 controls statuses of the third switching element Q3, the fifth switching element Q5, and the sixth switching element Q6 to be a first state, and statuses of the first switching element Q1, the second switching element Q2, and the fourth switching element Q4 to be a second state, a value of an output voltage between the fourth terminal A4 and the fifth terminal A5 is 0; where
the first state means that a switching element is conducted in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element; and the second state means that a switching element is disconnected in a direction from a first end of the switching element to a second end of the switching element, and is conducted in a direction from the second end of the switching element to the first end of the switching element.
It should be noted that, in the embodiment shown in
Optionally, the power converter 1900 shown in
It should be noted that, when the multi-level topology 1501 in
A person of ordinary skill in the art may be aware that, the units and algorithm steps in the examples described with reference to the embodiments disclosed in this specification may be implemented by electronic hardware or a combination of computer software and electronic hardware. Whether the functions are performed by hardware or software depends on particular applications and design constraint conditions of the technical solutions. A person skilled in the art may use different methods to implement the described functions for each particular application, but it should not be considered that the implementation goes beyond the scope of the present application.
It may be clearly understood by a person skilled in the art that, for the purpose of convenient and brief description, for a detailed working process of the foregoing system, apparatus, and unit, reference may be made to a corresponding process in the foregoing method embodiments, and details are not described.
In the several embodiments provided in this application, it should be understood that the disclosed system, apparatus, and method may be implemented in other manners. For example, the described apparatus embodiment is merely exemplary. For example, the unit division is merely logical function division and may be other division in actual implementation. For example, multiple units or components may be combined or integrated into another system, or some features may be ignored or not performed. In addition, the displayed or discussed mutual couplings or direct couplings or communication connections may be implemented through some interfaces, indirect couplings or communication connections between the apparatuses or units, or electrical connections, mechanical connections, or connections in other forms.
The units described as separate parts may or may not be physically separate, and parts displayed as units may or may not be physical units, may be located in one position, or may be distributed on multiple network units. Some or all of the units may be selected according to actual needs to achieve the objectives of the solutions of the embodiments.
In addition, functional units in the embodiments of the present application may be integrated into one processing unit, or each of the units may exist alone physically, or two or more units are integrated into one unit.
When the functions are implemented in the form of a software functional unit and sold or used as an independent product, the functions may be stored in a computer-readable storage medium. Based on such an understanding, the technical solutions of the present application essentially, or the part contributing to the prior art, or some of the technical solutions may be implemented in a form of a software product. The software product is stored in a storage medium, and includes several instructions for instructing a computer device (which may be a personal computer, a server, or a network device) to perform all or some of the steps of the methods described in the embodiments of the present application. The foregoing storage medium includes: any medium that can store program code, such as a USB flash drive, a removable hard disk, a read-only memory (ROM), a random access memory (RAM), a magnetic disk, or an optical disc.
The foregoing descriptions are merely specific implementations of the present application, but are not intended to limit the protection scope of the present application. Any variation or replacement readily figured out by a person skilled in the art within the technical scope disclosed in the present application shall fall within the protection scope of the present application. Therefore, the protection scope of the present application shall be subject to the protection scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
201510003885.5 | Jan 2015 | CN | national |
This application is a continuation of International Application No. PCT/CN2015/083023, filed on Jul. 1, 2015, which claims priority to Chinese Patent Application No. 201510003885.5, filed on Jan. 4, 2015. The disclosures of the aforementioned applications are hereby incorporated by reference in their entireties.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2015/083023 | Jul 2015 | US |
Child | 15641059 | US |