| Buch et al, “Symphony: A Fast Mixed Signal Simulator for BiMOS Analog/Digital Circuits”, IEEE Proceedings of the Tenth International Conference on VLSI Design, pp. 403-407 (Jan. 1997).* |
| International Search Report for PCT/US00/11508.* |
| Sangiovanni-Vincentelli, A., “Circuit Simulation,” in Computer Design Aids for VLSI Circuits, P. Antognetti, D.O. Pederson, and H. De Man, Eds. Groningen, The Netherlands: Sijthoff and Noordhoff, 1981, pp. 19-113. |
| Huang, C.X., et al., “The Design and Implementation of Powermill,” Proceedings of the International Symposium on Low Power Design, pp. 105-120, 1995. |
| Devgan, A., “Transient Simulation of Integrated Circuits in the Charge-Voltage Plane,” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 15, No. 11, Nov. 1996, pp. 1379-1390. |
| Ho, C.W., et al., “The Modified Nodal Approach to Network Analysis,” IEEE Transactions on Circuits and Systems, vol. CAS-22, No. 6, Jun. 1975, pp. 504-509. |
| Hopcroft, J.E., “Dividing a Graph into Triconnected Components,” SIAM Journal on Computing, vol. 2, No. 3, Sep. 1973, pp. 135-158. |
| Newton, A.R., et al., “Relaxation-Based Electrical Simulation,” IEEE Transactions on Computer-Aided Design, vol. CAD-3, No. 4, Oct. 1984, pp. 308-331. |
| Shih, Y.H., et al., “Illiads: A New Fast MOS Timing Simulator Using Direct Equation-Solving Approach,” Proceedings of the 28th ACM/IEEE Design Automation Conference, Jun. 1991, pp. 20-25. |
| Tarjan, R., “Depth-First Search and Linear Graph Algorithms,” SIAM Journal on Computing, vol. 1, No. 2, Jun. 1972, pp. 146-160. |
| Ackland, B. D., et al., “Event-EMU: An Event Driven Timing Simulator for MOS VLSI Circuits,” International Conference on Computer Aided Design, US, Los Alamitos, IEEE Comps. Soc. Press, vol. Conf. 7, Nov. 5, 1989, pp. 80-83. |
| Adler, D., “Switch-Level Simulation Using dynamic Graph Algorithms,” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Mar. 1991, USA, vol. 10, No. 3, pp. 346-355. |
| Payer, M., “Partitioning and Ordering of CMOS Circuits for Switch Level Analysis,” Integration, The VLSI Journal, NL, North-Holland Publishing Company, Amsterdam, vol. 10, No. 2, 1991, pp. 113-141. |
| Simic, N., et al., “Partitioning Strategies Within a Distributed Multilevel Logic Simulator Including Dynamic Repartitioniing,” Proceedings Euro-DAC '93, European Design Automation Conference with Euro-VHDL '93, Proceedings of Euro-DAC 93 and Euro-VHDL 93—European Design Automation Conference, Hamburg, Germany, Sep. 20-24, 1993, pp. 96-101. |
| Yu, Meng-Lin et al., “VLSI Timing Simulation with Selective Dynamic Regionization,” Proceedings 27th Annual Simulation Syposium, 27th Annual Simulation Symposium, La Jolla, CA, USA, Apr. 11-15, 1994, IEEE Comput. Soc. Press, Los Alamitos, CA, USA, pp. 208-216. |