Claims
- 1. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal for a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal for ground;
- a current steering circuit for directing current to said first and second drivers to turn on said first and second drivers;
- said current steering circuit being driven by a second signal, said
- second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said second driver when said first signal rises above a threshold voltage to simultaneously turn on said first and second drivers, said threshold voltage being above said supply voltage by a second offset voltage.
- 2. The circuit of claim 1, wherein said first driver is a P channel Field Effect Transistor (PFET).
- 3. The circuit of claim 1, wherein said second driver is an N channel Field Effect Transistor (NFET).
- 4. The circuit of claim 1, wherein said current steering circuit comprises a transistor pair to direct current to said first and second drivers, one transistor in said transistor pair being driven by said second signal.
- 5. The circuit of claim 1, wherein said current steering circuit comprises an NPN transistor pair to direct current to said first and second drivers, one of said NPN transistors being driven by said second signal.
- 6. The circuit of claim 1, wherein said supply voltage is equal to twelve volts.
- 7. The circuit of claim 1, wherein a low signal is asserted to activate said circuit when said first signal makes a transition from high to low.
- 8. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal for a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal for ground;
- a current steering circuit for directing current to said first and second drivers;
- said current steering circuit being driven by a second signal,
- said second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said second driver when said first signal rises above a threshold voltage, said threshold voltage being above said supply voltage by a second offset voltage, wherein said current steering circuit comprises an NPN transistor pair to direct current to said first and second drivers, one of said NPN transistors being driven by said second signal, wherein a collector current from each of said NPN transistors is mirrored by at least one current mirror such that when said first signal rises above said threshold voltage, said current mirror directs current to said second driver.
- 9. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal for a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal for ground;
- a current steering circuit for directing current to said first and second drivers;
- said current steering circuit being driven by a second signal,
- said second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said second driver when said first signal rises above a threshold voltage, said threshold voltage being above said supply voltage by a second offset voltage, wherein said first offset voltage is equal to said second offset voltage and a third offset voltage.
- 10. The circuit of claim 9, wherein said third offset voltage equals a gate to source voltage of an N channel transistor driven by said first signal.
- 11. The circuit of claim 9, wherein said second offset voltage is approximately 0.3 volts.
- 12. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal for a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal of ground;
- a current steering circuit for directing current to said first and second drivers to turn on said first and second drivers;
- said current steering circuit being driven by a second signal,
- said second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said first driver when said first signal falls below a threshold voltage to simultaneously turn on said first and second drivers, said threshold voltage being below said ground by a second offset voltage.
- 13. The circuit of claim 12, wherein said first driver is a P channel Field Effect Transistor (PPET).
- 14. The circuit of claim 12, wherein said second driver is an N channel Field Effect Transistor (NFET).
- 15. The circuit of claim 12, wherein said current steering circuit comprises a transistor pair to direct current to said first and second drivers, one transistor in said transistor pair being driven by said second signal.
- 16. The circuit of claim 12, wherein said current steering circuit comprises an NPN transistors pair to direct current to said first and second drivers, one of said NPN transistors being driven by said second signal.
- 17. The circuit of claim 12, wherein a High signal is asserted to activate said circuit when said first signal makes a transition from low to high.
- 18. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal of a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal of ground;
- a current steering circuit for directing current to said first and second drivers;
- said current steering circuit being driven by a second signal,
- said second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said first driver when said first signal falls below a threshold voltage, said threshold voltage being below said ground by a second offset voltage, wherein said current steering circuit comprises an NPN transistor pair to direct current to said first and second drivers, one of said NPN transistor pair being driven by said second signal, wherein a collector current from each of said NPN transistor pair is mirrored by at least one current mirror such that when said first signal falls below said threshold voltage, said current mirror directs current to said first driver.
- 19. A circuit comprising:
- an inductive load;
- a first driver for providing a path for a first signal from said inductive load to a terminal for a supply voltage;
- a second driver for providing a path for said first signal from said inductive load to a terminal of ground;
- a current steering circuit for directing current to said first and second drivers;
- said current steering circuit being driven by a second signal,
- said second signal having a first offset voltage with respect to said first signal;
- said current steering circuit increasing current directed to said first driver when said first signal falls below a threshold voltage, and threshold voltage being below said ground by a second offset voltage, wherein said first offset voltage is equal to said second offset voltage and a third offset voltage.
- 20. The circuit of claim 19, wherein said third offset voltage equals a gate to source voltage of a P channel transistor driven by said first signal.
- 21. The circuit of claim 20, wherein said second offset voltage is approximately 0.3 volts.
- 22. The circuit of claim 21, wherein said supply voltage is equal to twelve volts.
Parent Case Info
This application is a Continuation, of application Ser. No. 08/558,397 filed on Nov. 16,1995 now abandoned.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
558397 |
Nov 1995 |
|