Claims
- 1. A circuit, comprising;
- a first reference terminal having a first voltage with a value V.sub.R1 ;
- a second reference terminal having a second voltage with a value V.sub.R2 ;
- a node for coupling said circuit to a further circuit, wherein said further circuit temporarily applies a third voltage with a value V.sub.PAD to said node;
- a comparator having inputs respectively coupled to said second reference terminal and to said node and having an output; and
- a first transistor having a first main electrode, a second main electrode and a control electrode, and a second transistor having a first main electrode, a second main electrode and a control electrode, said first main electrode of said first transistor being coupled to said second main electrode of said second transistor, said second main electrode of said first transistor being coupled to said first reference terminal, said first main electrode of said second transistor being coupled to said node, wherein a first potential difference V.sub.DS 1 is dropped between said first and second main electrodes of said first transistor and a second potential difference V.sub.DS 3 is dropped between said first and second main electrodes of said second transistor, said control electrode of said first transistor receiving an input signal; said control electrode of said second transistor being coupled to said output of said comparator,
- wherein said comparator compares V.sub.PAD to V.sub.R2 and activates said control electrode of said second transistor so that V.sub.DS 1 is less than a predetermined maximum voltage when V.sub.PAD >V.sub.R2.
- 2. The circuit of claim 1 further comprising a third transistor having a first main electrode, a second electrode, and a control electrode, said first main electrode and said second main electrode of said third transistor being inserted between said first transistor and said second transistor, said control electrode of said third transistor coupled to said second reference terminal.
- 3. The circuit of claim 2 wherein said first transistor, said second transistor, and said third transistor are N-channel field effect transistors (N-FETs), wherein each of the first main electrodes is a drain, each of the second main electrodes is a source, and each of the control gates thereof is a gate.
- 4. The circuit of claim 1 wherein said comparator has a fourth transistor and a fifth transistor, each having main electrodes and a control electrode, said fourth and fifth transistors being serially coupled with said main electrodes between said second reference terminal and said node and having said control electrodes as said inputs.
- 5. The circuit of claim 1 wherein said comnparator has a first P-channel field effect transistor (P-FET) and a second P-FET, said first and second P-FETs being serially coupled with their sources Coupled to said node and to said second reference terminal, respectively, drains of said first and second P-FETs being coupled together and forming said output of said comparator, a gate of said first P-FET being coupled to the source of said second P-FET and a gate of said second P-FET being coupled to the source of said first P-FET, said first and second P-FETs pulling said control electrode of said second transistor alternatively to said node or to said second reference terminal, whichever has higher potential.
- 6. A circuit being coupled to a first line voltages a second line voltage, and to a third line voltage, said circuit receiving a substantially constant voltage V.sub.CC between said second line voltage and said first line volt and receiving a variable voltage V.sub.PAD between said third line and said first line voltage, said circuit comprising:
- a voltage sensitive component having main electrodes serially coupled between said third line voltage and said first line voltage, a voltage V.sub.DS 1 being dropped across said main electrodes smaller than a break down voltage V.sub.DS MAX of said voltage sensitive component, an inpedance of said voltage sensitive component being changed depending on an input signal applied to a first control input of said voltage sensitive component;
- a transistor having two main electrodes which are serially coupled to said main electrodes of said voltage sensitive component, a voltage V.sub.DS 3 being dropped across said main electrodes of said transistor such that V.sub.DS 1 +V.sub.DS 3 <V.sub.PAD and V.sub.DS 1 <V.sub.DS MAX, said transistor having a control input; and
- a comparator having switches, said comparator comparing V.sub.PAD and V.sub.CC and providing to said control input of said transistor
- (a) said third line voltage when a magnitude of potential difference between said third line voltage and said first line voltage is higher than a magnitude of potential difference between said second line voltage and said first line, and
- (b) said second line voltage when the magnitude of potential difference between said second line voltage and said first line voltage is higher than the magnitude of potential difference between said third line and said first line.
- 7. The circuit of claim 6 wherein said voltage sensitive component is a N-channel field effect transistor.
- 8. The circuit of claim 6 wherein said voltage sensitive component is a FET and said main electrodes are coupled between one main electrode of said transistor and said first line voltage.
- 9. The circuit of claim 6 wherein said comparator provides to said control input of said transistor (a) said third line voltage when V.sub.PAD >V.sub.CC and (b) said second line voltage when V.sub.CC <V.sub.PAD.
- 10. The circuit of claim 6 wherein said comparator provides to said control input said second line voltage or third line voltage which has higher potential.
- 11. The circuit of claim 6 wherein said comparator provides to said second control input either
- (a) said V.sub.PAD when V.sub.PAD >V.sub.CC or
- (b) said V.sub.CC when V.sub.CC >V.sub.PAD.
- 12. The circuit of claim 6 further comprising a second transistor serially coupled to said voltage sensitive component.
- 13. The circuit of claim 6 wherein said comparator is a serial arrangement of P-channel field effects (P-FETs) between said second and third lines, said P-FETs having gates cross-coupled to said second and third lines and, when conductive, pulling said control input to said either said second line or to said third line.
- 14. A method for protecting a first N-channel field effect transistor (N-FET) with a variable drain-source voltage V.sub.DS 1 against an externally provided voltage V.sub.PAD which appears at a node to which the first NFET is coupled wherein there is a second N-FET serially coupled to said first N-FET, said second N-FET adding a variable drain-source voltage V.sub.DS 3 to V.sub.DS 1, said method comprising the steps of:
- (i) comparing V.sub.PAD to a reference voltage V.sub.CC which is less than V.sub.DS MAX using switches coupled between V.sub.CC and V.sub.PAD for providing an output voltage to said gate of said second transistor, wherein V.sub.DS MAX is a breakdown voltage of the first N-FET; and
- (ii) changing the conductivity of said second N-FET between drain and source depending on a comparison result in step (i) by varying said output voltage at said second N-FET so that V.sub.PAD is distributed among V.sub.DS 1 and V.sub.DS 3 and that the value of V.sub.DS 1 is limited to V.sub.DS 1 <V.sub.DS MAX.
- 15. The method of claim 14 wherein in said comparing step, V.sub.PAD and V.sub.CC are supplied to gates of first and second P-channel field effect transistors (P-FETs) which are alternatively conductive and non-conductive so that in said coupling step said gate of said second N-FET is coupled to V.sub.CC by said first P-FET or coupled to V.sub.PAD by said second P-FET.
RELATED INVENTIONS
The present invention is related to the commonly assigned U.S. application: "Circuit with Hot-Electron Protection and Method" by Joseph S. Shor et. al., having Ser. No. 08/837,136 filed on Apr. 14, 1997 �1! whose subject matter is hereby incorporated by reference into the disclosure of this invention.
US Referenced Citations (4)