Claims
- 1. An apparatus comprising:a first circuit comprising a plurality of stages, each stage configured to generate a clock signal in response to one or more control inputs, wherein said clock signal has a phase determined by one or more of a plurality of phase timing elements; a second circuit comprising said plurality of phase timing elements; and an interconnect matrix configured to couple said first circuit and said second circuit.
- 2. The apparatus according to claim 1, wherein said plurality of phase timing elements are localized to minimize process gradient.
- 3. The apparatus according to claim 1, wherein said plurality of phase timing elements are localized for gradient cancellation.
- 4. The apparatus according to claim 2, wherein said plurality of phase timing elements are disposed within said interconnect matrix.
- 5. The apparatus according to claim 2, wherein said plurality of phase timing elements are disposed beneath a power bus.
- 6. The apparatus according to claim 1, wherein said one or more phase timing elements connected to each stage are randomized.
- 7. The apparatus according to claim 1, wherein said one or more phase timing elements connected to each stage are gradient compensated.
- 8. The apparatus according to claim 1, wherein said plurality of phase timing elements comprise load elements.
- 9. The apparatus according to claim 1, wherein said plurality of phase timing elements comprise critical phase timing elements.
- 10. The apparatus according to claim 1, wherein each clock signal is generated in response to a different one of said plurality of phase timing elements.
- 11. The apparatus according to claim 1, wherein said plurality of clock signals comprises a multi-phase output clock signal.
- 12. The apparatus according to claim 1, wherein said apparatus comprises a voltage controlled oscillator.
- 13. The apparatus according to claim 12, wherein said voltage controlled oscillator is part of a phase-locked loop.
- 14. The apparatus according to claim 1, wherein said plurality of phase timing elements comprises one or more capacitors.
- 15. The apparatus according to claim 1, wherein said plurality of phase timing elements comprises one or more resistors.
- 16. The apparatus according to claim 1, wherein said plurality of phase timing elements comprise one or more resistors and one or more capacitors.
- 17. The apparatus according to claim 1 wherein:each of said plurality of stages comprises an inverting stage; and said second circuit comprises a resistor network connected between a supply voltage and said interconnect matrix.
- 18. The apparatus according to claim 17, wherein said inverting stages comprise a differential pair of transistors and a current source.
- 19. The apparatus according to claim 1, wherein said interconnect matrix comprises a plurality of interconnect lines disposed across all of said plurality of stages and configured to provide capacitance matching and equalize process gradient.
- 20. The apparatus according to claim 1, wherein said plurality of stages and said plurality of phase timing elements are connected to said interconnect matrix based on layout gradient.
Parent Case Info
This is a continuation of U.S. Ser. No. 09/383,328 filed Aug. 26, 1999.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
FP 15.1: A 1.0625Gbps Transceiver with 2x-Oversampling and Transmit Signal Pre-Emphasis, By Alan Fiedler et al., ISSCC97/Session 15/Serial Data Communications/Paper FP 15.3, pp. 186-187. |
FP 15.3: A 1.25 Gb/s, 460 mW CMOS Transceiver for Serial Data Communication, By Dao-long Chen et al., ISSCC97/Session 15/Serial Data Communications/Paper FP15.3, pp. 190-191. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/383328 |
Aug 1999 |
US |
Child |
09/966603 |
|
US |