| Xilinx Corp., The Programmable Logic Data Book, “The Best of XCell,” pp. 9-1 to 9-32 (1994). |
| Intel Datasheet entitled “Pentium® Processor at iCOMP® Index 815/100 MHz, Pentium Processor at iCOMP Index 735/90 MHz, Pentium Processor at iCOMP Index 610/75 MHz, with Voltage Reduction Technology,” Copyright© Intel Corporation 1996, Order Number 242973-001, Mar. 1996, pp. 1-73. |
| Intel Datasheet entitled “Pentium® Processors with Voltage Reduction Technology,” Order Number 242557-005, Aug. 1996, pp. 1-81. |
| C. Hu, “Future CMOS Scaling and Reliability,” Proceedings of the IEEE, p. 682, May 1993. |
| R. Moazzami et al., “Projecting Gate Oxide Reliability and Optimizing Reliability Screens,” IEEE Trans. on Electron. Devices, p. 1643, Jul. 1990. |
| T. Chan et al., “The Impact of Gate-Induced Drain Leakage Current on MOSFET Scaling,” IEDM Tech. Dig., p. 718, 1987. |
| J. Williams, “Mixing 3V and 5V ICs,” IEEE Spectrum, p. 40, Mar. 1993. |
| B. Prince et al., “IC Voltage Dives,” IEEE Spectrum, p. 22, May 1992. |
| B. Davari et al., “CMOS Scaling for High Performance and Low Power—The Next Ten Years,” Proceedings of the IEEE, p. 595, Apr. 1995. |
| A. Chandrakasan et al., “Low-Power CMOS Digital Design,” IEEE Journal of Solid-State Circuits, p. 473, Apr. 1992. |
| M. Kakumu et al., “Power-Supply Voltage Impact on Circuit Performance for Half and Lower Submicrometer CMOS LSI,” IEEE Trans. on Electron Devices, p. 1902, Aug. 1990. |
| S. Reddy et al., “A High Density Embedded Array Programmable Logic Architecture,” In Proc. CICC, May 1994, p. 9.2.1. |
| R. Patel et al., “A 90.7MHz -2.5 Million Transistor CMOS CPLD with JTAG Boundary Scan and In-System Programmability,” in Proc. CICC, p. 24.5.1, May 1995. |
| The 2.5 V Power Supply Interface Standard, JEDEC Standard, No. 8-5, Oct. 1995. |
| D. Dobberpuhl et al., “A 200-MHz 64-b Dual Issue CMOS Microprocessor,” IEEE Journal of Solid-State Circuits, p. 1555, Nov. 1992. |
| M. Pelgrom et al., “A 3/5 Compatible I/O Buffer,” IEEE Journal of Solid-State Circuits, p. 823, Jul. 1995. |
| M. Ueda et al., “A 3.3V ASIC for Mixed Voltage Applications With Shut Down Mode,” in Proc. CICC, p. 25.5.1, May 1993. |
| A. Roberts et al., “A 256K SRAM With On-Chip Power Supply Conversion,” IEEE International Solid-State Circuits Conference, p. 252, Feb. 1987. |
| K. Ishibashi et al., “A Voltage Down Converter With Submicroampere Standby Current for Low-Power Static RAM's,” IEEE Journal of Solid-State Circuits, p. 920, Jun. 1992. |
| Xilinx Corp., The Programmable Logic Data Book, “XC4000, XC4000A, XC4000H Logic Cell Array Families,” pp. 2-7 to 2-46 (1994). |
| Xilinx Corp., The Programmable Logic Data Book, “XC3000, XC3000A, XC3000L, XC3100, XC3100A Logic Cell Array Families,” pp. 2-105 to 2-124 (1994). |
| Altera Corp., data sheet, “FLEX 8000 Programmable Logic Device Family,” pp. 1-22 (version 4, Aug., 1994). |
| Foss, R.C. et al., “Application of a High-Voltage Pumped Supply for Low-Power DRAM,” Mosaid Technologies Incorporated Publication, Canada, Jan. 24, 1992, two pages. |