Tanoi et al., "A 250-622 MHz Deskew and Jitter-Sup-pressed Clock Buffer Using Two-Loop Architecture", IEEE J. of Solid-State Circuits, 31(4):487-493 (1996). |
"Multifrequency Zero-Jitter Delay-Locked Loop", Avner Efendovich et al., IEEE Journal of Solid-State Circuits, vol. 29, No. 1, Jan. 1994. |
"Skew Minimization Techniques for 256M-bit Synchronous DRAM and beyond", Jin-Man Han et al., IEEE Solid State Circuits Council Symposium on VLSI Circuits, Jun. 13-15, 1996. |
"A 256 Mb SDRAM Using a Register-Controlled Digital DLL", Atsushi Hatakeyama et al., 1997 IEEE International Solid-State Circuits Conference, Digest of Technical Papers. |
"A 2.5V Delay-Locked Loop for an 18Mb 500MB/s DRAM", Thomas H. Lee et al., IEEE International Solid-State Circuits Conference 1994, Digest of Technical Papers. |
"SA 20.2: A Semi-Digital DLL with Unlimited Phase Shift Capability and 0.08-400MHz Operating Range", Stefanos Sidiropoulos et al., 1997 IEEE International Solid-State Circuits Conference, Digest of Technical Papers. |
"SA 17.4: A 660MB/s Interface Megacell Portable Circuit in 0.3 .mu.m CMOS ASIC", Kevin Donnelly et al., 1996 IEEE International Solid-State Circuits Conference, Digest of Technical Papers. |