Circuits and devices for generating bi-directional body bias voltages, and methods therefor

Information

  • Patent Grant
  • 8970289
  • Patent Number
    8,970,289
  • Date Filed
    Tuesday, January 22, 2013
    11 years ago
  • Date Issued
    Tuesday, March 3, 2015
    9 years ago
Abstract
An integrated circuit device can include at least a first bi-directional biasing circuit having a first substrate portion containing a plurality of first transistors; a first control digital-to-analog converter (DAC) to generate any of a plurality of first target values in response to a first target code; a first detect circuit configured to generate a difference value between the first target values and a first limit value; and at least a first charge pump circuit configured to drive the first substrate portion between a forward body bias voltage and a reverse body bias voltage for the first transistors in response to first target values. Embodiments can also include a performance monitor section configured to determine a difference between the voltage of the first substrate portion and a target voltage. Control logic can generate first code values in response to the difference between the voltage of the first substrate portion and the target voltage. Methods are also disclosed.
Description
TECHNICAL FIELD

The present invention relates generally to integrated circuit body biasing circuits and techniques, and more particularly to body biasing circuits that can bias transistors between reverse and forward body biases.


BACKGROUND


FIG. 1 shows a block diagram of a system-on-chip (SoC) 100. An SoC can include different device types, such as various combinations of digital and/or analog transistors that have distinct performance requirements, and can include differing structures, voltages, and/or interconnect conditions for operation. SoCs are advantageous in that the on-chip integration of a multiplicity of functional blocks offer smaller size, improved performance, and lower power than systems that use multiple integrated circuits that are separately packaged and electrically connected together by motherboard, stack package, or through silicon via interconnects.


As seen in FIG. 1, a variety of different designs can exist on a single SoC 100. The SoC 100 may include conventional digital logic 104, analog 108, input 102 and output 106, SRAM 112 and 114, and possibly other functional blocks 110, each of which may be interconnected to each other within the die via a common bus, wire traces, or other suitable interconnections. The device types supporting each of the functional blocks and designs can differ, for example, in size, operating voltage, switching speed, threshold voltage, applied body bias, source and drain dopant implants, gate stack dielectric materials, gate metals, or digital or analog operation. The devices are preferably formed or otherwise processed as bulk complementary metal-oxide-semiconductor (CMOS) on a common substrate (as opposed to silicon-on-insulator), typically silicon or other similar substrate. SoCs are often used in computing devices, embedded control systems, integrated wireless controllers, cell phones, network routers or wireless points, sensors, mechanical or electrical controllers, or the like.


An SoC 100 can have various performance requirements. For example, it is desirable for an SoC 100 to operate at high speeds. At the same time, it is desirable for an SoC 100 to be power efficient. Lowering a power supply voltage of an SoC 100 can be an effective way to reduce both switching and leakage power in very large scale integration (VLSI) circuits of an SoC 100. However, at the device level, it can be necessary to reduce the threshold voltage of transistors in conjunction with lowering the power supply voltage in order to satisfy target speed requirements of the SoC. The resulting reduction of threshold voltages can contribute to an exponential increase of sub-threshold leakage currents for the SoC. Thus, increased leakage power can become a significant factor for the SoC as the technology is being scaled.


In addition, on-chip process variations in advanced technologies can cause large variations in threshold voltages of transistors thereby further degrading the performance of SoCs.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of a system-on-chip (SoC) device.



FIG. 2A is a diagram showing a bi-directional body bias circuit according to an embodiment.



FIG. 2B is a diagram showing an adjustable body bias circuit according to an embodiment.



FIG. 3A is a diagram showing a bi-directional body bias circuit for p-channel transistors, according to an embodiment.



FIG. 3B is a diagram showing a bi-directional body bias circuit for p-channel transistors, according to another embodiment.



FIG. 3C is a diagram showing a bi-directional body bias circuit for p-channel transistors, according to a further embodiment.



FIG. 4A is a diagram showing a bi-directional body bias circuit for n-channel transistors, according to an embodiment.



FIG. 4B is a diagram showing a bi-directional body bias circuit for n-channel transistors, according to another embodiment.



FIG. 5A shows a charge pump circuit for p-channel transistors that can be included in embodiments.



FIG. 5B shows a charge pump circuit for n-channel transistors that can be included in embodiments.



FIG. 6 is a graph showing output voltage levels according to digital-to-analog (DAC) codes for a bi-directional body bias circuit according to one very particular embodiment.



FIG. 7 is a graph showing transient responses for bi-directional body bias circuits according to very particular embodiments.



FIGS. 8A to 8C shows transistors that can be included in embodiments.



FIG. 9 is a top plan view of an integrated circuit device according to an embodiment.





DETAILED DESCRIPTION

Various embodiments of the present invention will now be described in detail with reference to a number of drawings. The embodiments show circuits, devices and methods that can drive substrates between forward and reverse body bias voltages for transistors formed within such substrates. Such body biasing control can be applied to different device and/or circuit types to optimize performance. Such body biasing can also be varied according to mode of operation for dynamic body biasing between reverse and forward body biases in response to modes or operating conditions.


In order to accommodate process variations and/or performance requirements, body bias circuits can be used as part of power management techniques (e.g., system-on-chip (SoC) integrated circuits). According to embodiments, a forward body bias (FBB) can be applied to slow transistors to improve their speed and satisfy specified speed targets, and a reverse body bias (RBB) can be applied to fast but leaky transistors, to reduce leakage currents. Furthermore, large reverse body bias can also be applied during standby modes to significantly reduce leakage current.


A device can specify different body bias voltages for different modules or parts of the device to accommodate differing speed and/or power requirements or targets. Embodiments in this disclosure can include one or more a body bias circuits in a device (e.g., SoC) that can provide both forward body bias and reverse body bias voltages. Such flexible body biasing can be used to compensate for variations of threshold voltages of transistors in the device. Still further, body bias circuits according to embodiments herein can generate different body bias voltages in different modes of operation (e.g., different body bias voltages can be employed for normal operating mode as compared to a standby mode).


Embodiments of body bias generator circuits as described herein can be programmed to generate a bi-directional body bias voltage (i.e., a body bias voltage that varies between a reverse body bias and a forward body bias). In particular embodiments, a maximum forward body bias and maximum reverse body bias can be independently controlled.


According to embodiments, body bias generator circuits can be programmed during the operation of a device (e.g., SoC) to adaptively change the body bias voltages during operation to satisfy specified speed and/or power targets at different operating conditions, to change the body bias voltage to satisfy speed and power targets for different modes of operation, or combinations thereof. Such adaptive, bi-directional body bias generator circuits can be advantageous when included in low power SoC applications, such as mobile processors.



FIG. 2A is a block diagram of a bi-directional body bias circuit 200 according to one embodiment, as well as examples of body biases for different transistor types. Bias circuit 200 can include a control digital-to-analog converter (DAC) 252, a control load 254, a detect circuit 256, and a charge pump circuit 258 connected to a substrate portion 264.


A control DAC 252 can establish a target value (Target) at a first input node 256-0 of detect circuit 256 in response to a digital target code (Code_Target). In some embodiments, a control DAC 252 can be a voltage DAC that establishes a voltage at first input node 256-0. In other embodiments, a control DAC 252 can be a current DAC 252 that establishes a voltage at first input node 256-0 by setting a current drawn through control load 254. In still other embodiments, a control DAC 252 (optionally in combination with control load 254) can establish a current flow input to first input node 256-0. A control load 254 can be a passive load, active load, or combination thereof. A control load 254 can be connected between substrate portion 264 and a first input node 256-0.


A detect circuit 256 can compare an input at first input node 256-0 to a limit value (Limit) at second input node 256-1 to generate a difference value DIFF. In some embodiments, values received at input nodes 256-0/1 can be voltages, currents, or combinations thereof. A Limit value can correspond to a maximum forward bias voltage applied at a substrate portion 264. In some embodiments a Limit value is programmable. A Target value is related to a desired voltage at substrate portion 264 through control load 254. A difference value DIFF can correspond to a difference between a Limit value and a Target value.


A charge pump circuit 258 can pump a substrate portion 264 between a forward body bias voltage (FB) and a reverse body bias voltage (RB) for transistors in the substrate portion 264. In the embodiment shown, a charge pump circuit 258 can include a charge pump controller 258-0 and a charge pump 258-1. A charge pump controller 258-0 can generate pump control signals PUMP that vary according to difference value DIFF. A charge pump 258-1 can drive a substrate portion 264 in response to pump control signals PUMP.


A support circuit 262 can assist in driving substrate portion 264 toward a forward body bias direction. Accordingly, in response to difference value DIFF (or range of difference values), a support circuit 262 can drive a substrate portion 264 toward a supply voltage Vsupp.


In operation, a bias circuit 200 can receive a code value (Code_Target) corresponding to a desired voltage at substrate portion 264. In response to Code_Target, control DAC 252 can establish a Target value at a first input node 256-0. In response to a difference between value Target and Limit, detect circuit 256 can generate a difference value DIFF. According to difference value, charge pump circuit 258 can drive substrate portion 264 to establish a desired substrate voltage. It is understood that such a substrate voltage can range between a reverse body bias voltage and a forward body bias voltage.



FIG. 2A also shows two examples of transistors 266-n/p and corresponding possible body bias voltage ranges 268-p/n. Transistor 266-n is an n-channel transistor formed in a p-type substrate portion 264-p. During operation, a transistor 266-n can receive a lowest voltage at its source. In the embodiment shown, such a lowest voltage can be a low supply voltage (VSS). As shown by voltage range 268-n, a reverse body bias voltage VRB for transistor 266-n can be less than VSS. A forward body bias voltage VFB can be greater than VSS, but less than a limit (Vlimit).


Transistor 266-p is a p-channel transistor formed in an n-type substrate portion 264-n. During operations, a transistor 266-p can receive a highest voltage at its source. In the embodiment shown, such a highest voltage can be a high supply voltage (VDD). As shown by voltage range 268-p, a reverse body bias voltage VRB for transistor 266-p can be greater than VDD. A forward body bias voltage VFB can be less than VDD, but greater than a limit Vlimit.


As understood from above, a voltage Vlimit can be established by a Limit value, while a body bias voltage, which can range from VFB to VRB, can be established by a value Code_Target. It is also understood that transistors 266-n/p can take any of various forms, as will be described for embodiments below.



FIG. 2B is a block diagram of an adaptive body bias (ABB) circuit 260, in accordance with one embodiment. The ABB circuit 260 can be used to dynamically change the body bias voltage applied to the different transistors of an integrated circuit device. In a very particular embodiment, an ABB circuit 260 can establish body bias voltage for n-channel metal-oxide-semiconductor type (NMOS) transistors and p-channel MOS type (PMOS) transistors in one or more different modules of an SoC device to achieve target speed and leakage objectives. In addition or alternatively, the ABB circuit 260 can establish the body bias voltage(s) during the operation of a device (e.g., SoC).


An ABB circuit 260 can include a performance monitor 266 that receives current bias voltages for different substrate portions of an integrated circuit device. In the embodiment shown, performance monitor 266 circuit can receive current NMOS and PMOS body bias voltages, VBBN and VBBP, respectively. Performance monitor 266 can generate a performance metric that is the measure of the current performance of the different substrate portions (e.g., SoC modules) of an integrated circuit device.


In particular embodiments, the performance monitor 266 can include one or more ring oscillator circuits that generate an oscillating signal, where the frequency of the oscillating signal represents a performance of substrate portions. A phase frequency detector (PFD) 268 can receive an output signal of the performance monitor 266. The PFD 268 can also receive one or more reference clocks (Reference Clock) that represents the target performance of devices in different substrate portions. In response to phase and/or frequency differences between signals from performance monitor 266 and reference clock(s), PFD 268 can generate one or more control signals. Counter 270 can receive control signals and generate one or more count values therefrom. The count value of counter 270 can be received by DAC control logic 272.


DAC control logic 272 can generate DAC values from count values, which can control the operation of one or more body bias circuits (e.g., 200-n/p). DAC values can be digital values corresponding to a target substrate voltage.


In the very particular embodiment shown, ABB circuit 260 can include a p-channel body bias circuit 200-p and an n-channel body bias circuit 200-n. A p-channel body bias circuit 200-p can generate a body bias voltage (VBBP) for PMOS devices formed in an n-type substrate portion 264-n. A body bias voltage (VBBP) can vary between a forward and reverse body bias voltage. Similarly, an n-channel body bias circuit 200-n can generate a body bias voltage (VBBN) for NMOS devices formed in a p-type substrate portion 264-p. A body bias voltage (VBBN) can vary between a forward and reverse body bias voltage.



FIG. 3A shows a VBBP bias generator circuit 300 that generates forward and reverse body bias voltages for PMOS transistors, in accordance with one embodiment. The circuit 300 includes two current DACs, DAC1305 and DAC2310. DAC1 can determine a current I1 flowing through load R1/C1, and therefore determines the voltage VREFP that is received at a first input of the transconductance amplifier 315. DAC2 determines the current I2 flowing through load R2/C2. Thus, the voltage received at a second input of the transconductance amplifier 315 is determined by the PMOS body bias voltage VBBP and the current I2.


Transconductance amplifier 315 can compare the voltage received at the second input against VREFP to generate the control current for the current controlled oscillator 320 in a negative feedback loop.


Current controlled oscillator 320 can generate two complementary clock signals CLK and CLKB, whose frequency is determined by the control voltage. The clock signals CLK and CLKB can control a charge pump 325 that generates the PMOS bias voltage VBBP. The output voltage of the charge pump is settled to the target value through the negative feedback loop and the ripple of the output voltage is determined by the frequency of the clock signal CLK and CLKB. Transistor M1330 is used to support current during forward body biasing. The resistor RL and capacitor CL represent a resistive and capacitive load connected to the output of the charge pump 325 (i.e., a substrate portion).


A circuit 300 can operate as follows. First, DAC1305 can be used to set the maximum forward bias voltage. As but one very particular example, to generate a forward bias voltage of 300 mV with power supply voltage VDD=1.2V, a maximum DAC1 code can set current I1 such that the voltage drop across load R1/C1 is 300 mV, and therefore, VREFP=VDD−I1·R1=1.2 V−0.3 V=0.9 V. Second, DAC2310 can be programmed to select the current I2 to develop the desired voltage across load R2/C2 so that the final output voltage VBBP=VREFP+I2·R2=VDD−I1·R1+I2·R2. If the maximum DAC2 code sets the current I2 such that the voltage drop across R2 (I2·R2) is 1 V, then VBBP=1.2 V−0.3 V+1 V=1.9 V. This corresponds to a 700 mV reverse body bias for PMOS transistors that can be set by the maximum DAC2 code. If the DAC2 code is at minimum, I2=0 thereby VBBP=VREFP=0.9 V. This is a 300 mV FBB (forward body bias).


The DAC2310 can be programmed with intermediate codes between the maximum and minimum codes to generate PMOS bias voltages between the maximum reverse bias voltage (e.g., 700 mv) that is set by the maximum DAC2 code and load resistor R2/C2, and the maximum forward bias voltage 300 mV that is set by the maximum DAC1 code and resistor R1/C1. An advantageous feature of the circuit 300 is that the forward body bias and reverse body bias voltage levels can be controlled independently by programming DAC1305 and DAC2310. Therefore, the circuit 300 can be used to generate bi-directional (i.e., both forward and reverse) PMOS body bias voltages required in different sections of an integrated circuit device (e.g., modules or circuit blocks of an SoC).



FIG. 3B shows an alternative embodiment of a VBBP bias generator circuit 301 that uses a voltage amplifier 335 and a voltage controlled oscillator 340. In circuit 301, the voltage amplifier 335 compares the voltage received at the second input against VREFP to generate the control voltage for the voltage controlled oscillator 340 in a negative feedback loop. The operation of circuit 301 is otherwise similar to that of circuit 300.



FIG. 3C shows another embodiment 302 of a VBBP bias generator that uses a capacitor 345 and PMOS transistor 350 to generate the control current for the current controlled oscillator 320. In response to a voltage output from transconductance amplifier 315, PMOS transistor 350 can vary a current provided to current controlled oscillator 320. Further, if a voltage output from transconductance amplifier 315 is sufficiently high, transistor M1 can be turned on, to pull a body bias voltage VBBP toward a low supply voltage.



FIG. 4A shows a VBBN bias generator circuit 400 that generates forward and reverse body bias voltages for NMOS transistors, in accordance with one embodiment. Circuit 400 includes two current DACs, DAC1405 and DAC2410. DAC1405 can determine a current I1 flowing through the load R1/C1, and therefore, determines the voltage VREFN that is received at a first input of the transconductance amplifier 415. DAC2410 can determine the current I2 flowing through load R2/C2. Thus, the voltage received at a second input of the transconductance amplifier 415 can be determined by the NMOS body bias voltage VBBN and the current I2.


Transconductance amplifier 415 compares the voltage received at the second input against VREFN to generate the control current for the current controlled oscillator 420 in a negative feedback loop. The current controlled oscillator 420 generates two complementary clock signals CLK and CLKB, whose frequency is determined by the control current. The clock signals CLK and CLKB control a charge pump 425 that generates the NMOS bias voltage VBBN. The output voltage of the charge pump 425 is determined by the frequency of the clock signal CLK and CLKB. The transistor M1430 can be used to support current during forward body biases. The resistor RL and capacitor CL represent a resistive and capacitive load connected to the output of the charge pump 425.


Circuit 400 can work as follows. First, DAC1405 can be used to set the maximum forward bias voltage. In one very particular embodiment, to generate a maximum forward bias voltage of 300 mV with power supply voltage VDD=1.2 V, the maximum DAC1 code sets the current I1 such that the voltage drop across load R1/C1 is 300 mV, and therefore, VREFN=I1·R1+VSS=300 mV+0 V=300 mV. Second, DAC2410 can be programmed to select the current I2 to develop the desired voltage across load R2/C2 so that the final output voltage VBBN=VREFN−I2·R2=300 mV−I2·R2. If the maximum DAC2 code sets the current I2 such that the voltage drop across R2/C2 (I2·R2) is 1 V, then VBBN=300 mV−1 V=−0.7 V. This corresponds to 700 mV reverse body bias for NMOS transistors that is set by the maximum DAC2 code. If the DAC2 code is at minimum, I2=0 thereby VBBN=VREFN=300 mV, which corresponds to a 300 mV forward body bias. The DAC2410 can be programmed with intermediate codes between the maximum and minimum codes to generate NMOS bias voltages between the maximum reverse bias voltage 700 mv that is set by the maximum DAC2 code and resistor R2/C2, and the maximum forward bias voltage 300 mV that is set by the maximum DAC1 code and resistor R1/C1.


An advantageous feature of the circuit 400 is that forward body bias and reverse body bias voltage levels can be controlled independently by programming DAC1405 and DAC2410. Therefore, the circuit 400 can be used to generate bi-directional (i.e., both forward and reverse) body bias voltages for different sections of an integrated circuit device (e.g., different modules or circuit blocks in an SoC).



FIG. 4B shows an alternative embodiment of the VBBN bias generator circuit 401 that uses a voltage amplifier 435 and a voltage controlled oscillator 440. In circuit 401, the voltage amplifier 435 compares the voltage received at the second input against VREFN to generate the control voltage for the voltage controlled oscillator 440 in a negative feedback loop. The operation of circuit 401 is otherwise similar to that of circuit 400.



FIG. 5A shows a charge pump 558 that can be included in embodiments. Charge pump shown in FIG. 5 can produce a charging signal at both phases of CLK and CLKB. In one phase transistors M1 & M3 are on to charge (e.g., pump) the output voltage VBBP and at the other phase, M2 & M4 are on. Charge pump 558 can be used in the embodiments disclosed herein (e.g., VBBP and VBBN bias generator circuits identified as reference numerals 300 and 400 respectively) to generate the required bi-directional body bias voltage with minimum area and power overhead. For the VBBN case appropriate switching of power supplies is utilized (as shown in FIG. 5B).


In a particular embodiment, charge pump 558 can be formed with deeply depleted channel (DDC) transistors (described in more detail below).



FIG. 6 shows a measured p-channel transistor body bias voltage (VBBP) versus a DAC2 code for a DAC (e.g., 310) as a function of load resistance (RL) for the circuit operating at VDD=1.2 V. In this case, a VBBP output voltage at a maximum DAC2 code is VDD+700 mV=1.9 V. Note that the voltage regulation is maintained until the load resistance equals 47 kΩ. This corresponds to about a 64 uA maximum driving capability of the VBBP generator at 1.4 V output, and at least 40 uA output current at 1.9 V output (with a 47 kΩ load). The design target for a circuit (e.g., FIG. 3A to 3C) is a maximum of 20 uA DC and 4 nF capacitive loads (CL). The 20 uA is two times the simulated total leakage current through the body and the capacitive load was calculated from simulations of 1 million NAND2 gates enclosed by a deep n-well structure. There is additional current margin to allow for corner variations, reduced drive at lower VDD, and transient charging of load capacitance.



FIG. 7 shows a transient response of the VBBP generator (e.g., FIG. 3A to 3C) confirming loop stability with 100 kΩ load in parallel with different capacitive loads. These transient measurements indicate a maximum charging current of 55 μA near 1.9 V. The average slew rate is 10 mV/μsec during the 200 μsec pump-up period for 4.7 nF load. Simulations indicate a ripple voltage of less than 1 mV during regulation with a 4 nF load capacitance.


According to embodiments, low power devices, such as SoCs for mobile computing applications, can include bi-directional body bias circuits and/or ABB circuits for power management and/or yield improvement. The embodiments of the bidirectional bias circuits and/or ABB generator circuits described above can be implemented with minimal overhead in power and area, and therefore, can be particularly useful in SoC applications.


In very particular embodiments, bi-directional body bias circuits and/or ABB generator circuits, as disclosed herein or equivalents, can be implemented, all or in part, with DDC transistors. A DDC transistor have enhanced matching performance that can result in analog circuits implemented using DDC transistors having a smaller area than analog circuits implemented using non-DDC transistors. Therefore, the bidirectional ABB circuits can have a smaller area when implemented using analog transistors thereby reducing the overhead for including these circuits on the SoC. Embodiments of various structures and manufacturing processes suitable for use in DDC transistors are disclosed in U.S. Pat. No. 8,273,617, issued on Sep. 25, 2012, titled Electronic Devices and Systems, and Methods for Making and Using the Same, by Scott E. Thompson et al.; U.S. patent application Ser. No. 12/971,884, filed on Dec. 17, 2010 titled Low Power Semiconductor Transistor Structure and Method of Fabrication Thereof, now U.S. Pat. No. 8,530,286; U.S. patent application Ser. No. 12/971,955 filed on Dec. 17, 2010 titled Transistor with Threshold Voltage Set Notch and Method of Fabrication Thereof, published as U.S. Patent Publication No. 2011/0309447; and U.S. patent application Ser. No. 12/895,785 filed on Sep. 30, 2010 titled Advanced Transistors With Threshold Voltage Set Dopant Structures, published as U.S. Patent Publication No. 2011/0079861; the disclosures of which are hereby incorporated by reference in their entirety.


In addition or alternatively, body bias circuits and/or ABB generator circuits, as described herein or equivalents, can be included in integrated circuit devices to bias substrates of circuit sections that include DDC transistors. DDC transistors have an enhanced body coefficient as compared to non-DDC transistors, and therefore can be advantageously used in integrated circuit devices (e.g., SoCs) that include bi-directional adaptive body bias voltages to modify the threshold voltages and/or leakage currents of the DDC transistors. Various methods and structures for modifying the threshold voltage of DDC transistors are discussed in pending U.S. Provisional Patent Application Ser. No. 61/511,923 titled “Epitaxial Transistor Structure and Process for Advanced SOC”, filed Jul. 26, 2011 and related U.S. patent application Ser. No. 13/459,971 filed on Apr. 30, 2012, now U.S. Pat. No. 8,629,016, and Ser. No. 13/624,449 filed on Sep. 21, 2012, now U.S. Pat. No. 8,653,604.



FIG. 8A shows a DDC type transistor 870, which can be included in embodiments. A DDC transistor 870 can be configured to have an enhanced body coefficient, along with the ability to set a threshold voltage (Vt) with enhanced precision. A DDC transistor 870 can include a gate electrode 882, source 884, drain 886, and a gate dielectric 888 positioned over a substantially undoped channel 811. Optional lightly doped source and drain extensions (SDE) 890 can be positioned respectively adjacent to source 884 and drain 886. Such extensions 890 can extend toward each other, reducing effective length of the substantially undoped channel 811.


In FIG. 8A, the DDC transistor 870 is shown as an n-channel transistor having a source 884 and drain 886 made of n-type dopant material, formed upon a substrate such as a p-type doped silicon substrate providing a p-well 817. In addition, the n-channel DDC transistor 870 in FIG. 8A can include a highly doped screening region 815 made of p-type dopant material, a threshold voltage set region 813 made of p-type dopant material, a tap 883 for biasing p-well 817, and gate electrode sidewalls 892.



FIG. 8B shows a FinFET type transistor 870-B which can be included in embodiments. The FinFET transistor 870-B can include a gate electrode 882-B and gate dielectric 888-B that surround a substantially undoped channel 811-B on opposing sides. The view of FIG. 8B is taken along a channel length. Thus, it is understood that source and drain regions can extend into and out of the view shown.



FIG. 8C shows a FinFET type transistor 870-C having a screening region 815-C which can be included in embodiments. As in the case of FIG. 8A, the FinFET transistor 870-C has a screening region that can be configured to have an enhanced body coefficient, along with the ability to set a Vt with enhanced precision. The transistor 870-C includes a gate electrode 882-C and gate dielectric 888-C formed over a substantially undoped channel 811-C on opposing sides. However, unlike FIG. 8B, a highly doped screening region 815-C can be formed in a substrate 819 below substantially undoped channel 811-C. Optionally, a Vt set region 813-C can be formed between the screening region 815-C and substantially undoped channel 811-C.


As in the case of FIG. 8B, the view of FIG. 8C is taken along a channel length, and source and drain regions can extend into and out of the view, separated from screening region 815-C by portions of undoped channel region 811-C.



FIG. 9 shows an integrated circuit device 980 according to an embodiment. IC device 980 can include multiple sections (three shown as 982-0 to -2), each of which can include transistors formed in substrate portions. In the very particular embodiment shown, section 982-0 can include analog circuits, section 982-1 can include digital circuits, and section 982-2 can include input/output (I/O) circuits. However, in other embodiments other section types can be included, and/or there can be multiple sections of the same type.


Each section can have one or more of its substrate portions biased between forward and reverse body biases, as described herein or equivalents. Accordingly, there can be a bi-directional body bias circuit (900-0 to -2) and/or an ABB circuit (960-0 to -2) corresponding to each section (982-0 to -2). Each bi-directional biasing circuit (900-0 to -2) and/or ABB circuit (960-0 to -2) can provide one or more bi-directional body biasing voltage to its corresponding section (982-0 to 982-2).


In the embodiment shown, IC device 980 can include a mode circuit 990 that can change target biasing voltage for each section 982-0 to -2 in response to one or more preconditions, such as desired mode and/or operating conditions, as but two of many possible preconditions.


It is understood that, with appropriate change to substrate or dopant material, conductivities of any of the transistors described above can be switched (i.e., from p-channel to n-channel and vice versa).


Bi-directional body bias generator circuits as described herein, and equivalents, can be advantageously included in IC devices that are implemented using DDC transistors having an enhanced body coefficient, as compared to conventional nanoscale devices. The response of the DDC transistor can vary within a wider range to a change in the body bias voltage applied to the screening region. More specifically, the enhanced body coefficient of the DDC transistor can allow a broad range of ON-current and OFF-current that depends on the body bias voltage applied to the screening region, as compared to the body bias voltage applied to a conventional device. In addition, the DDC transistors can have a better AVT, i.e., a lower σVT than conventional devices. The lower σVT provides a lower minimum operating voltage VDD and a wider range of available nominal values of VT. The enhanced body coefficient of the DDC transistor can also allow a broad range of threshold voltage that depends on the body bias voltage applied to the screening region, as compared to the body bias voltage applied to a conventional device. The screening region allows effective body biasing for enhanced control of the operating conditions of a device or a group of devices to be set by controlling the applied body bias voltage. In addition, different operating conditions can be set for devices or groups of devices as a result of applying different body bias voltages.


As will be understood, wafers and die supporting multiple transistor types, including those with and without the described dopant layers and structures are contemplated. Electronic devices that include the disclosed transistor structures or are manufactured in accordance with the disclosed processes can incorporate die configured to operate as “systems on a chip” (SoC), advanced microprocessors, radio frequency, memory, and other die with one or more digital and analog transistor configurations, and are capable of supporting a wide range of applications, including wireless telephones, communication devices, “smart phones”, embedded computers, portable computers, personal computers, servers, and other electronic devices. Electronic devices can optionally include both conventional transistors and transistors as disclosed, either on the same die or connected to other die via motherboard, electrical or optical interconnect, stacking or through used of 3D wafer bonding or packaging. According to the methods and processes discussed herein, a system having a variety of combinations of analog and/or digital transistor devices, channel lengths, and strain or other structures can be produced.


It should be appreciated that in the foregoing description of exemplary embodiments of the invention, various features of the invention are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure aiding in the understanding of one or more of the various inventive aspects. This method of disclosure, however, is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single foregoing disclosed embodiment. Thus, the claims following the detailed description are hereby expressly incorporated into this detailed description, with each claim standing on its own as a separate embodiment of this invention.


It is also understood that the embodiments of the invention may be practiced in the absence of an element and/or step not specifically disclosed. That is, an inventive feature of the invention may be elimination of an element.


Accordingly, while the various aspects of the particular embodiments set forth herein have been described in detail, the present invention could be subject to various changes, substitutions, and alterations without departing from the spirit and scope of the invention.

Claims
  • 1. An integrated circuit device, comprising: at least a first bi-directional biasing circuit that includes a first substrate portion containing a plurality of first transistors;a first control digital-to-analog converter (DAC) to generate any of a plurality of first target values in response to a first target code;a first detect circuit configured to generate a difference value between the first target values and a first limit value; andat least a first charge pump circuit configured to drive the first substrate portion between a forward body bias voltage and a reverse body bias voltage for the first transistors in response to the first target values.
  • 2. The integrated circuit device of claim 1, wherein: the first detect circuit is selected from a transconductance amplifier that generates a current difference value and a voltage amplifier that generates a voltage difference value.
  • 3. The integrated circuit device of claim 1, wherein: the at least first charge pump circuit includes a pump controller that generates periodic control values, anda charge pump that drives the first substrate portion between the forward and reverse body bias voltages in response to the periodic control values.
  • 4. The integrated circuit device of claim 1, further including: a first reference DAC configured to generate the first limit value from a plurality of limit values in response to limit codes.
  • 5. The integrated circuit device of claim 1, wherein: the integrated circuit device is coupled to receive a high supply voltage (VDD);the first substrate portion comprises n-type semiconductor; andthe forward body bias voltage is less than VDD and the reverse body bias voltage is greater than VDD.
  • 6. The integrated circuit device of claim 1, wherein: the integrated circuit device is coupled to receive a low supply voltage (VSS);the first substrate portion comprises p-type semiconductor; andthe forward body bias voltage is greater than VSS and the reverse body bias voltage is less than VSS.
  • 7. The integrated circuit device of claim 1, further including: a second bi-directional biasing circuit that includes a second substrate portion containing a plurality of second transistors;a second charge pump circuit coupled to the second substrate portion;a second control DAC to generate any of a plurality of second target values in response to a second target code;a second detect circuit configured to generate a difference value between the second target values and a second limit value; andthe second charge pump circuit configured to drive the second substrate portion between a second forward body bias voltage and a second reverse body bias voltage for the second transistors in response to the second target values.
  • 8. The integrated circuit device of claim 1, wherein: at least some of the transistors have an enhanced body coefficient by way of a doped region having a dopant concentration of greater than 1×1018 dopant atoms/cm3.
  • 9. An integrated circuit device, comprising: at least a first bi-directional biasing circuit configured to drive a first substrate portion containing first transistors to a driven body bias voltage that is between a reverse body bias voltage and a forward body bias voltage in response to first code values;a performance monitor section coupled to at least the first substrate portion and configured to determine a difference between the driven body bias voltage and a first target voltage; andcontrol logic coupled to at least the first bi-directional biasing circuit and configured to generate the first code values in response to the difference between the driven body bias voltage and the first target voltage.
  • 10. The integrated circuit device of claim 9, further including: the integrated circuit device receives a low power supply voltage (VSS);the first substrate portion is a p-type semiconductor region; andthe reverse body bias voltage is less than VSS and the forward body bias voltage is greater than VSS.
  • 11. The integrated circuit device of claim 10, further including: the integrated circuit device receives a high power supply voltage (VDD);a second bi-directional biasing circuit configured to drive an n-type semiconductor region to a second driven body bias voltage between a p-type reverse body bias voltage, greater than VDD, and a p-type forward body bias voltage, less than VDD, in response to second code values;the performance monitor section is further coupled to the n-type semiconductor region and configured to determine a difference between the second driven body bias voltage and a second target voltage; andthe control logic is further coupled to the second bi-directional biasing circuit and configured to generate the second code values in response to the difference between the second driven body bias voltage and the second target voltage.
  • 12. The integrated circuit device of claim 9, wherein: at least some of said first transistors have an enhanced body coefficient from a doped body below a substantially undoped channel region, the doped body having a dopant concentration of no less than 1×1018 dopant atoms/cm3.
  • 13. The integrated circuit device of claim 9, wherein: the performance monitor section includes an oscillator circuit configured to generate a performance oscillating signal having a frequency that varies according to the driven body bias voltage; anda detector configured to generate a detect signal corresponding to a difference between the performance oscillating signal and a target oscillating signal corresponding to the first target voltage.
  • 14. The integrated circuit device of claim 13, wherein: the control logic includes a counter circuit configured to generate a count value from the difference between the performance and target oscillating signals; andDAC control logic configured to generate at least the first code values in response to the count value from the counter circuit.
  • 15. The integrated circuit device of claim 9, further including: a plurality of sections, each including second transistors formed in different second substrate portions;a different bi-directional biasing circuit coupled to each second substrate portion, and configured to drive its second substrate portion between second reverse and second forward body bias voltages in response to received second code values; andthe control logic also generates the second code values for the different bi-directional biasing circuit.
  • 16. The integrated circuit device of claim 15, wherein: the sections are selected from the group of: digital circuits, analog circuits, input/output circuits, and sections with transistors having different structures from one another.
  • 17. An integrated circuit device, comprising: a bi-directional body bias generator configured to generate forward and reverse body bias voltages for a plurality of transistors, including a first digital-to-analog converter (DAC) configured to determine a first current flowing through a first load to generate a first voltage,a second DAC configured to determine a second current flowing through a second load to generate a second voltage,an amplifier configured to generate a detect value in response to the first and second voltages,an oscillator coupled to receive the detect value and generate a plurality of clock signals, andat least one charge pump configured to generate either the forward or reverse body bias voltage in response to at least one of the clock signals.
  • 18. The integrated circuit device of claim 17, wherein: the amplifier is selected from the group consisting of: a transconductance amplifier and a voltage amplifier.
  • 19. The integrated circuit device of claim 17, wherein: the oscillator is selected from the group consisting of: a current controlled oscillator and a voltage controlled oscillator.
  • 20. The integrated circuit device of claim 17, wherein: the first load is coupled between an output node and the first DAC; andthe at least one charge pump generates the forward or reverse body bias voltage at the output node.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims the benefit of U.S. Provisional Application Ser. No. 61/589,802, filed on Jan. 23, 2012, the contents of which are incorporated by reference herein, in their entirety.

US Referenced Citations (512)
Number Name Date Kind
3958266 Athanas May 1976 A
4000504 Berger Dec 1976 A
4021835 Etoh et al. May 1977 A
4242691 Kotani et al. Dec 1980 A
4276095 Beilstein, Jr. et al. Jun 1981 A
4315781 Henderson Feb 1982 A
4518926 Swanson May 1985 A
4559091 Allen et al. Dec 1985 A
4578128 Mundt et al. Mar 1986 A
4617066 Vasudev Oct 1986 A
4662061 Malhi May 1987 A
4761384 Neppl et al. Aug 1988 A
4780748 Cunningham et al. Oct 1988 A
4819043 Yazawa et al. Apr 1989 A
4885477 Bird et al. Dec 1989 A
4908681 Nishida et al. Mar 1990 A
4945254 Robbins Jul 1990 A
4956311 Liou et al. Sep 1990 A
5034337 Mosher et al. Jul 1991 A
5144378 Hikosaka Sep 1992 A
5156989 Williams et al. Oct 1992 A
5156990 Mitchell Oct 1992 A
5166765 Lee et al. Nov 1992 A
5208473 Komori et al. May 1993 A
5294821 Iwamatsu Mar 1994 A
5298763 Shen et al. Mar 1994 A
5369288 Usuki Nov 1994 A
5373186 Schubert et al. Dec 1994 A
5384476 Nishizawa et al. Jan 1995 A
5426328 Yilmaz et al. Jun 1995 A
5444008 Han et al. Aug 1995 A
5552332 Tseng et al. Sep 1996 A
5559368 Hu et al. Sep 1996 A
5608253 Liu et al. Mar 1997 A
5622880 Burr et al. Apr 1997 A
5624863 Helm et al. Apr 1997 A
5625568 Edwards et al. Apr 1997 A
5641980 Yamaguchi et al. Jun 1997 A
5663583 Matloubian et al. Sep 1997 A
5712501 Davies et al. Jan 1998 A
5719422 Burr et al. Feb 1998 A
5726488 Watanabe et al. Mar 1998 A
5726562 Mizuno Mar 1998 A
5731626 Eaglesham et al. Mar 1998 A
5736419 Naem Apr 1998 A
5753555 Hada May 1998 A
5754826 Gamal et al. May 1998 A
5756365 Kakumu May 1998 A
5763921 Okumura et al. Jun 1998 A
5780899 Hu et al. Jul 1998 A
5847419 Imai et al. Dec 1998 A
5861334 Rho Jan 1999 A
5865003 Klett et al. Feb 1999 A
5877049 Liu et al. Mar 1999 A
5885876 Dennen Mar 1999 A
5889315 Farrenkopf et al. Mar 1999 A
5895954 Yasumura et al. Apr 1999 A
5899714 Farrenkopf et al. May 1999 A
5918129 Fulford, Jr. et al. Jun 1999 A
5923067 Voldman Jul 1999 A
5923987 Burr Jul 1999 A
5936868 Hall Aug 1999 A
5946214 Heavlin et al. Aug 1999 A
5985705 Seliskar Nov 1999 A
5989963 Luning et al. Nov 1999 A
6001695 Wu Dec 1999 A
6020227 Bulucea Feb 2000 A
6043139 Eaglesham et al. Mar 2000 A
6060345 Hause et al. May 2000 A
6060364 Maszara et al. May 2000 A
6066533 Yu May 2000 A
6072217 Burr Jun 2000 A
6087210 Sohn Jul 2000 A
6087691 Hamamoto Jul 2000 A
6088518 Hsu Jul 2000 A
6091286 Blauschild Jul 2000 A
6096611 Wu Aug 2000 A
6103562 Son et al. Aug 2000 A
6121153 Kikkawa Sep 2000 A
6147383 Kuroda Nov 2000 A
6153920 Gossmann et al. Nov 2000 A
6157073 Lehongres Dec 2000 A
6175582 Naito et al. Jan 2001 B1
6184112 Maszara et al. Feb 2001 B1
6190979 Radens et al. Feb 2001 B1
6194259 Nayak et al. Feb 2001 B1
6198157 Ishida et al. Mar 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6218895 De et al. Apr 2001 B1
6221724 Yu et al. Apr 2001 B1
6229188 Aoki et al. May 2001 B1
6232164 Tsai et al. May 2001 B1
6232793 Arimoto et al. May 2001 B1
6235597 Miles May 2001 B1
6245618 An et al. Jun 2001 B1
6268640 Park et al. Jul 2001 B1
6271070 Kotani et al. Aug 2001 B2
6271551 Schmitz et al. Aug 2001 B1
6288429 Iwata et al. Sep 2001 B1
6297132 Zhang et al. Oct 2001 B1
6300177 Sundaresan et al. Oct 2001 B1
6313489 Letavic et al. Nov 2001 B1
6319799 Ouyang et al. Nov 2001 B1
6320222 Forbes et al. Nov 2001 B1
6323525 Noguchi et al. Nov 2001 B1
6326666 Bernstein et al. Dec 2001 B1
6335233 Cho et al. Jan 2002 B1
6358806 Puchner Mar 2002 B1
6380019 Yu et al. Apr 2002 B1
6391752 Colinge et al. May 2002 B1
6426260 Hshieh Jul 2002 B1
6426279 Huster et al. Jul 2002 B1
6432754 Assaderaghi et al. Aug 2002 B1
6444550 Hao et al. Sep 2002 B1
6444551 Ku et al. Sep 2002 B1
6449749 Stine Sep 2002 B1
6461920 Shirahata et al. Oct 2002 B1
6461928 Rodder Oct 2002 B2
6472278 Marshall et al. Oct 2002 B1
6482714 Hieda et al. Nov 2002 B1
6489224 Burr Dec 2002 B1
6492232 Tang et al. Dec 2002 B1
6500739 Wang et al. Dec 2002 B1
6503801 Rouse et al. Jan 2003 B1
6503805 Wang et al. Jan 2003 B2
6506640 Ishida et al. Jan 2003 B1
6518623 Oda et al. Feb 2003 B1
6521470 Lin et al. Feb 2003 B1
6534373 Yu Mar 2003 B1
6541328 Whang et al. Apr 2003 B2
6541829 Nishinohara et al. Apr 2003 B2
6548842 Bulucea et al. Apr 2003 B1
6551885 Yu Apr 2003 B1
6552377 Yu Apr 2003 B1
6573129 Hoke et al. Jun 2003 B2
6576535 Drobny et al. Jun 2003 B2
6600200 Lustig et al. Jul 2003 B1
6620671 Wang et al. Sep 2003 B1
6624488 Kim Sep 2003 B1
6627473 Oikawa et al. Sep 2003 B1
6630710 Augusto Oct 2003 B1
6660605 Liu Dec 2003 B1
6662350 Fried et al. Dec 2003 B2
6667200 Sohn et al. Dec 2003 B2
6670260 Yu et al. Dec 2003 B1
6693333 Yu Feb 2004 B1
6730568 Sohn May 2004 B2
6737724 Hieda et al. May 2004 B2
6743291 Ang et al. Jun 2004 B2
6743684 Liu Jun 2004 B2
6744301 Tschanz et al. Jun 2004 B1
6751519 Satya et al. Jun 2004 B1
6753230 Sohn et al. Jun 2004 B2
6760900 Rategh et al. Jul 2004 B2
6770944 Nishinohara et al. Aug 2004 B2
6787424 Yu Sep 2004 B1
6797553 Adkisson et al. Sep 2004 B2
6797602 Kluth et al. Sep 2004 B1
6797994 Hoke et al. Sep 2004 B1
6808004 Kamm et al. Oct 2004 B2
6808994 Wang Oct 2004 B1
6813750 Usami et al. Nov 2004 B2
6821825 Todd et al. Nov 2004 B2
6821852 Rhodes Nov 2004 B2
6822297 Nandakumar et al. Nov 2004 B2
6831292 Currie et al. Dec 2004 B2
6835639 Rotondaro et al. Dec 2004 B2
6852602 Kanzawa et al. Feb 2005 B2
6852603 Chakravarthi et al. Feb 2005 B2
6867637 Miyazaki et al. Mar 2005 B2
6881641 Wieczorek et al. Apr 2005 B2
6881987 Sohn Apr 2005 B2
6891439 Jaehne et al. May 2005 B2
6893947 Martinez et al. May 2005 B2
6900519 Cantell et al. May 2005 B2
6901564 Stine et al. May 2005 B2
6916698 Mocuta et al. Jul 2005 B2
6917237 Tschanz et al. Jul 2005 B1
6927463 Iwata et al. Aug 2005 B2
6928128 Sidiropoulos Aug 2005 B1
6930007 Bu et al. Aug 2005 B2
6930360 Yamauchi et al. Aug 2005 B2
6957163 Ando Oct 2005 B2
6963090 Passlack et al. Nov 2005 B2
6995397 Yamashita et al. Feb 2006 B2
7002214 Boyd et al. Feb 2006 B1
7008836 Algotsson et al. Mar 2006 B2
7013359 Li Mar 2006 B1
7015546 Herr et al. Mar 2006 B2
7015741 Tschanz et al. Mar 2006 B2
7022559 Barnak et al. Apr 2006 B2
7036098 Eleyan et al. Apr 2006 B2
7038258 Liu et al. May 2006 B2
7039881 Regan May 2006 B2
7045456 Murto et al. May 2006 B2
7057216 Ouyang et al. Jun 2006 B2
7061058 Chakravarthi et al. Jun 2006 B2
7064039 Liu Jun 2006 B2
7064399 Babcock et al. Jun 2006 B2
7071103 Chan et al. Jul 2006 B2
7078325 Curello et al. Jul 2006 B2
7078776 Nishinohara et al. Jul 2006 B2
7089513 Bard et al. Aug 2006 B2
7089515 Hanafi et al. Aug 2006 B2
7091093 Noda et al. Aug 2006 B1
7105399 Dakshina-Murthy et al. Sep 2006 B1
7109099 Tan et al. Sep 2006 B2
7119381 Passlack Oct 2006 B2
7122411 Mouli Oct 2006 B2
7127687 Signore Oct 2006 B1
7132323 Haensch et al. Nov 2006 B2
7169675 Tan et al. Jan 2007 B2
7170120 Datta et al. Jan 2007 B2
7176137 Perng et al. Feb 2007 B2
7186598 Yamauchi et al. Mar 2007 B2
7189627 Wu et al. Mar 2007 B2
7199430 Babcock et al. Apr 2007 B2
7202517 Dixit et al. Apr 2007 B2
7208354 Bauer Apr 2007 B2
7211871 Cho May 2007 B2
7221021 Wu et al. May 2007 B2
7223646 Miyashita et al. May 2007 B2
7226833 White et al. Jun 2007 B2
7226843 Weber et al. Jun 2007 B2
7230680 Fujisawa et al. Jun 2007 B2
7235822 Li Jun 2007 B2
7256639 Koniaris et al. Aug 2007 B1
7259428 Inaba Aug 2007 B2
7260562 Czajkowski et al. Aug 2007 B2
7268612 Senda et al. Sep 2007 B2
7294877 Rueckes et al. Nov 2007 B2
7297994 Wieczorek et al. Nov 2007 B2
7301208 Handa et al. Nov 2007 B2
7304350 Misaki Dec 2007 B2
7307471 Gammie et al. Dec 2007 B2
7312500 Miyashita et al. Dec 2007 B2
7323754 Ema et al. Jan 2008 B2
7332439 Lindert et al. Feb 2008 B2
7348629 Chu et al. Mar 2008 B2
7354833 Liaw Apr 2008 B2
7380225 Joshi et al. May 2008 B2
7398497 Sato et al. Jul 2008 B2
7402207 Besser et al. Jul 2008 B1
7402872 Murthy et al. Jul 2008 B2
7416605 Zollner et al. Aug 2008 B2
7427788 Li et al. Sep 2008 B2
7442971 Wirbeleit et al. Oct 2008 B2
7449733 Inaba et al. Nov 2008 B2
7462908 Bol et al. Dec 2008 B2
7469164 Du-Nour Dec 2008 B2
7470593 Rouh et al. Dec 2008 B2
7485536 Jin et al. Feb 2009 B2
7487474 Ciplickas et al. Feb 2009 B2
7491988 Tolchinsky et al. Feb 2009 B2
7494861 Chu et al. Feb 2009 B2
7496862 Chang et al. Feb 2009 B2
7496867 Turner et al. Feb 2009 B2
7498637 Yamaoka et al. Mar 2009 B2
7501324 Babcock et al. Mar 2009 B2
7503020 Allen et al. Mar 2009 B2
7507999 Kusumoto et al. Mar 2009 B2
7514766 Yoshida Apr 2009 B2
7514953 Perisetty Apr 2009 B2
7521323 Surdeanu et al. Apr 2009 B2
7531393 Doyle et al. May 2009 B2
7531836 Liu et al. May 2009 B2
7538364 Twynam May 2009 B2
7538412 Schulze et al. May 2009 B2
7551019 Fujita et al. Jun 2009 B2
7562233 Sheng et al. Jul 2009 B1
7564105 Chi et al. Jul 2009 B2
7566600 Mouli Jul 2009 B2
7569456 Ko et al. Aug 2009 B2
7586322 Xu et al. Sep 2009 B1
7592241 Takao Sep 2009 B2
7595243 Bulucea et al. Sep 2009 B1
7598142 Ranade et al. Oct 2009 B2
7605041 Ema et al. Oct 2009 B2
7605060 Meunier-Beillard et al. Oct 2009 B2
7605429 Bernstein et al. Oct 2009 B2
7608496 Chu Oct 2009 B2
7615802 Elpelt et al. Nov 2009 B2
7622341 Chudzik et al. Nov 2009 B2
7638380 Pearce Dec 2009 B2
7642140 Bae et al. Jan 2010 B2
7644377 Saxe et al. Jan 2010 B1
7645665 Kubo et al. Jan 2010 B2
7651920 Siprak Jan 2010 B2
7655523 Babcock et al. Feb 2010 B2
7673273 Madurawe et al. Mar 2010 B2
7675126 Cho Mar 2010 B2
7675317 Perisetty Mar 2010 B2
7678638 Chu et al. Mar 2010 B2
7681628 Joshi et al. Mar 2010 B2
7682887 Dokumaci et al. Mar 2010 B2
7683442 Burr et al. Mar 2010 B1
7696000 Liu et al. Apr 2010 B2
7704822 Jeong Apr 2010 B2
7704844 Zhu et al. Apr 2010 B2
7709828 Braithwaite et al. May 2010 B2
7723750 Zhu et al. May 2010 B2
7737472 Kondo et al. Jun 2010 B2
7741138 Cho Jun 2010 B2
7741200 Cho et al. Jun 2010 B2
7745270 Shah et al. Jun 2010 B2
7750374 Capasso et al. Jul 2010 B2
7750381 Hokazono et al. Jul 2010 B2
7750405 Nowak Jul 2010 B2
7750682 Bernstein et al. Jul 2010 B2
7755144 Li et al. Jul 2010 B2
7755146 Helm et al. Jul 2010 B2
7759206 Luo et al. Jul 2010 B2
7759714 Itoh et al. Jul 2010 B2
7761820 Berger et al. Jul 2010 B2
7795677 Bangsaruntip et al. Sep 2010 B2
7808045 Kawahara et al. Oct 2010 B2
7808410 Kim et al. Oct 2010 B2
7811873 Mochizuki Oct 2010 B2
7811881 Cheng et al. Oct 2010 B2
7816936 Ito Oct 2010 B2
7818702 Mandelman et al. Oct 2010 B2
7821066 Lebby et al. Oct 2010 B2
7829402 Matocha et al. Nov 2010 B2
7831873 Trimberger et al. Nov 2010 B1
7846822 Seebauer et al. Dec 2010 B2
7855118 Hoentschel et al. Dec 2010 B2
7859013 Chen et al. Dec 2010 B2
7863163 Bauer Jan 2011 B2
7867835 Lee et al. Jan 2011 B2
7883977 Babcock et al. Feb 2011 B2
7888205 Herner et al. Feb 2011 B2
7888747 Hokazono Feb 2011 B2
7895546 Lahner et al. Feb 2011 B2
7897495 Ye et al. Mar 2011 B2
7906413 Cardone et al. Mar 2011 B2
7906813 Kato Mar 2011 B2
7910419 Fenouillet-Beranger et al. Mar 2011 B2
7911261 Shamarao Mar 2011 B1
7919791 Flynn et al. Apr 2011 B2
7926018 Moroz et al. Apr 2011 B2
7935984 Nakano May 2011 B2
7941776 Majumder et al. May 2011 B2
7945800 Gomm et al. May 2011 B2
7948008 Liu et al. May 2011 B2
7952147 Ueno et al. May 2011 B2
7952423 Xiang et al. May 2011 B2
7960232 King et al. Jun 2011 B2
7960238 Kohli et al. Jun 2011 B2
7968400 Cai Jun 2011 B2
7968411 Williford Jun 2011 B2
7968440 Seebauer Jun 2011 B2
7968459 Bedell et al. Jun 2011 B2
7989900 Haensch et al. Aug 2011 B2
7994573 Pan Aug 2011 B2
8004024 Furukawa et al. Aug 2011 B2
8012827 Yu et al. Sep 2011 B2
8029620 Kim et al. Oct 2011 B2
8039332 Bernard et al. Oct 2011 B2
8046598 Lee Oct 2011 B2
8048791 Hargrove et al. Nov 2011 B2
8048810 Tsai et al. Nov 2011 B2
8051340 Cranford, Jr. et al. Nov 2011 B2
8053340 Colombeau et al. Nov 2011 B2
8063466 Kurita Nov 2011 B2
8067279 Sadra et al. Nov 2011 B2
8067280 Wang et al. Nov 2011 B2
8067302 Li Nov 2011 B2
8076719 Zeng et al. Dec 2011 B2
8097529 Krull et al. Jan 2012 B2
8103983 Agarwal et al. Jan 2012 B2
8105891 Yeh et al. Jan 2012 B2
8106424 Schruefer Jan 2012 B2
8106481 Rao Jan 2012 B2
8110487 Griebenow et al. Feb 2012 B2
8114761 Mandrekar et al. Feb 2012 B2
8119482 Bhalla et al. Feb 2012 B2
8120069 Hynecek Feb 2012 B2
8120410 Meijer et al. Feb 2012 B2
8129246 Babcock et al. Mar 2012 B2
8129797 Chen et al. Mar 2012 B2
8134159 Hokazono Mar 2012 B2
8138786 Lewis et al. Mar 2012 B2
8143120 Kerr et al. Mar 2012 B2
8143124 Challa et al. Mar 2012 B2
8143678 Kim et al. Mar 2012 B2
8148774 Mori et al. Apr 2012 B2
8163619 Yang et al. Apr 2012 B2
8169002 Chang et al. May 2012 B2
8170857 Joshi et al. May 2012 B2
8173499 Chung et al. May 2012 B2
8173502 Yan et al. May 2012 B2
8176461 Trimberger May 2012 B1
8178430 Kim et al. May 2012 B2
8179530 Levy et al. May 2012 B2
8183096 Wirbeleit May 2012 B2
8183107 Mathur et al. May 2012 B2
8185865 Gupta et al. May 2012 B2
8187959 Pawlak et al. May 2012 B2
8188542 Yoo et al. May 2012 B2
8196545 Kurosawa Jun 2012 B2
8201122 Dewey, III et al. Jun 2012 B2
8214190 Joshi et al. Jul 2012 B2
8217423 Liu et al. Jul 2012 B2
8217712 Miyatake et al. Jul 2012 B2
8225255 Ouyang et al. Jul 2012 B2
8227307 Chen et al. Jul 2012 B2
8228115 Cullen Jul 2012 B1
8236661 Dennard et al. Aug 2012 B2
8239803 Kobayashi Aug 2012 B2
8247300 Babcock et al. Aug 2012 B2
8255843 Chen et al. Aug 2012 B2
8258026 Bulucea Sep 2012 B2
8266567 El Yahyaoui et al. Sep 2012 B2
8286180 Foo Oct 2012 B2
8288798 Passlack Oct 2012 B2
8299562 Li et al. Oct 2012 B2
8324059 Guo et al. Dec 2012 B2
8493133 Byeon Jul 2013 B2
8508287 Kern et al. Aug 2013 B2
8659346 Ogawa Feb 2014 B2
20010014495 Yu Aug 2001 A1
20020042184 Nandakumar et al. Apr 2002 A1
20030006415 Yokogawa et al. Jan 2003 A1
20030047763 Hieda et al. Mar 2003 A1
20030122203 Nishinohara et al. Jul 2003 A1
20030173626 Burr Sep 2003 A1
20030183856 Wieczorek et al. Oct 2003 A1
20030215992 Sohn et al. Nov 2003 A1
20040075118 Heinemann et al. Apr 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040084731 Matsuda et al. May 2004 A1
20040087090 Grudowski et al. May 2004 A1
20040126947 Sohn Jul 2004 A1
20040175893 Vatus et al. Sep 2004 A1
20040180488 Lee Sep 2004 A1
20050052219 Butler et al. Mar 2005 A1
20050106824 Alberto et al. May 2005 A1
20050116282 Pattanayak et al. Jun 2005 A1
20050250289 Babcock et al. Nov 2005 A1
20050280075 Ema et al. Dec 2005 A1
20060022270 Boyd et al. Feb 2006 A1
20060049464 Rao Mar 2006 A1
20060068555 Zhu Mar 2006 A1
20060068586 Pain Mar 2006 A1
20060071278 Takao Apr 2006 A1
20060132187 Tschanz et al. Jun 2006 A1
20060154428 Dokumaci Jul 2006 A1
20060197158 Babcock et al. Sep 2006 A1
20060203581 Joshi et al. Sep 2006 A1
20060220114 Miyashita et al. Oct 2006 A1
20060223248 Venugopal et al. Oct 2006 A1
20070040222 Van Camp et al. Feb 2007 A1
20070117326 Tan et al. May 2007 A1
20070158790 Rao Jul 2007 A1
20070212861 Chidambarrao et al. Sep 2007 A1
20070238253 Tucker Oct 2007 A1
20080067589 Ito et al. Mar 2008 A1
20080108208 Arevalo et al. May 2008 A1
20080169493 Lee et al. Jul 2008 A1
20080169516 Chung Jul 2008 A1
20080197439 Goerlach et al. Aug 2008 A1
20080227250 Ranade et al. Sep 2008 A1
20080237661 Ranade et al. Oct 2008 A1
20080258198 Bojarczuk et al. Oct 2008 A1
20080272409 Sonkusale et al. Nov 2008 A1
20090057746 Sugll et al. Mar 2009 A1
20090108350 Cai et al. Apr 2009 A1
20090134468 Tsuchiya et al. May 2009 A1
20090224319 Kohli Sep 2009 A1
20090302388 Cai et al. Dec 2009 A1
20090309140 Khamankar et al. Dec 2009 A1
20090311837 Kapoor Dec 2009 A1
20090321849 Miyamura et al. Dec 2009 A1
20100002473 Williams Jan 2010 A1
20100012988 Yang et al. Jan 2010 A1
20100038724 Anderson et al. Feb 2010 A1
20100100856 Mittal Apr 2010 A1
20100148153 Hudait et al. Jun 2010 A1
20100149854 Vora Jun 2010 A1
20100187641 Zhu et al. Jul 2010 A1
20100207182 Paschal Aug 2010 A1
20100270600 Inukai et al. Oct 2010 A1
20110059588 Kang Mar 2011 A1
20110073961 Dennard et al. Mar 2011 A1
20110074498 Thompson et al. Mar 2011 A1
20110079860 Verhulst Apr 2011 A1
20110079861 Shifren et al. Apr 2011 A1
20110095811 Chi et al. Apr 2011 A1
20110147828 Murthy et al. Jun 2011 A1
20110169082 Zhu et al. Jul 2011 A1
20110175170 Wang et al. Jul 2011 A1
20110180880 Chudzik et al. Jul 2011 A1
20110193164 Zhu Aug 2011 A1
20110212590 Wu et al. Sep 2011 A1
20110230039 Mowry et al. Sep 2011 A1
20110242921 Tran et al. Oct 2011 A1
20110248352 Shifren et al. Oct 2011 A1
20110294278 Eguchi et al. Dec 2011 A1
20110309447 Arghavani et al. Dec 2011 A1
20120021594 Gurtej et al. Jan 2012 A1
20120034745 Colombeau et al. Feb 2012 A1
20120056275 Cai et al. Mar 2012 A1
20120065920 Nagumo et al. Mar 2012 A1
20120086499 Husain et al. Apr 2012 A1
20120108050 Chen et al. May 2012 A1
20120132998 Kwon et al. May 2012 A1
20120138953 Cai et al. Jun 2012 A1
20120146155 Hoentschel et al. Jun 2012 A1
20120167025 Gillespie et al. Jun 2012 A1
20120187491 Zhu et al. Jul 2012 A1
20120190177 Kim et al. Jul 2012 A1
20120223363 Kronholz et al. Sep 2012 A1
Foreign Referenced Citations (16)
Number Date Country
0274278 Jul 1988 EP
0312237 Apr 1989 EP
0531621 Mar 1993 EP
0683515 Nov 1995 EP
0714099 May 1996 EP
0889502 Jan 1999 EP
1450394 Aug 2004 EP
59193066 Jan 1984 JP
04186774 Mar 1992 JP
08288508 Jan 1996 JP
08153873 Nov 1996 JP
2004087671 Mar 2004 JP
10-0794094 Jul 2003 KR
2007096913 Aug 2007 WO
2010052607 May 2010 WO
2011062788 May 2011 WO
Non-Patent Literature Citations (25)
Entry
English Translation of JP 08153873, Jun. 11, 1996.
Werner, P et al., “Carbon Diffusion in Silicon”, Oct. 1998, Applied Physics Letters, vol. 73, No. 17, pp. 2465-2467.
Yan, Ran-Hong et al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, Jul. 1992, IEEE Transactions on Electron Devices, vol. 39, No. 7, pp. 1704-1710.
Chan et al., “DDRO: A Novel Performance Monitoring Methodology Based on Design-Dependent Ring Oscillators”, IEEE International Symposium on Quality Electronic Design, Mar. 9, 2012.
Chen et al., “Fully On-Chip Temperature, Process, and Voltage Sensors”, IEEE International Symposium on Circuits and Systems, 2010.
Datta et al., “A 45.6u2 13.4uW 7.1V/V Resolution Sub-Threshold Based Digital Process-Sensing Circuit in 45nm CMOS”, GLSVLSI '11, Lausanne, Switzerland, May 2, 2011 to May 4, 2011.
Ghosh et al., “On-Chip Negative Bias Temperature Instability Sensor Using Slew Rate Monitoring Circuitry”, IEEE International Symposium on Circuits and Systems, May 24, 2009 to May 27, 2009.
Ghosh et al., “On-Chip Process Variation Detection and Compensation for Parametric Yield Enhancement in sub-100nm CMOS Technology”, IEEE International Symposium on Circuits and Systems, IBM Austin Center for Advanced Studies, 2007.
Nan et al., “Dynamic Voltage and Frequency Scaling for Power-Constrained Design using Process Voltage and Temperature Sensor Circuits”, Journal of Information Processing Systems, vol. 7, No. 1, Mar. 2011.
Saxena et al., “Variation in Transistor Performance and Leakage in Nanometer-Scale Technologies”, IEEE Transactions on Electron Devices, vol. 55, No. 1, Jan. 2008.
Tschanz et al., “Adaptive Body Bias for Reducing Impacts of Die-to-Die and Within-Die Parameter Variations on Microprocessor Frequency and Leakage”, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002.
Zhang et al., “An On-Chip Characterizing System for Within-Die Delay Variation Measurement of Individual Standard Cells in 65-nm CMOS”, Design Automation Conference, Jan. 25, 2011 to Jan. 28, 2011.
Komaragiri, R. et al., “Depletion-Free Poly Gate Electrode Architecture for Sub 100 Nanometer CMOS Devices with High-K Gate Dielectrics”, IEEE IEDM Tech Dig., San Francisco CA, 833-836, Dec. 13-15, 2004.
Samsudin, K et al., Integrating Intrinsic Parameter Fluctuation Description into BSIMSOI to Forecast sub-15 nm UTB SOI based 6T SRAM Operation, Solid-State Electronics (50), pp. 86-93, (2005).
Wong, H et al., “Nanoscale CMOS”, Proceedings of the IEEE, Vo. 87, No. 4, pp. 537-570.
Machine Translation of KR 10-0794094 Submitted herewith.
Banerjee et al., “Compensating Non-Optical Effects using Electrically-Driven Optical Proximity Correction”, Proc. of SPIE, vol. 7275, 2009.
Cheng et al., “Extremely Thin SOI (ETSOI) CMOS with Record Low Variability for Low Power System-on-Chip Applications”, IEDM 2009, Dec. 2009.
Cheng et al., “Fully Depleted Extremely Thin SOI Technology Fabricated by a Novel Integration Scheme Featuring Implant-Free, Zero-Silicon-Loss, and Faceted Raised Source/Drain”, 2009 Symposium on VLSI Technology Digest of Technical Papers, 2009.
Drennan et al., “Implications of Proximity Effects for Analog Design”, Custom Integrated Circuits Conference, 2006, CICC '06, IEEE, Sep. 10-13, 2006, pp. 169-176.
Hook et al., “Lateral Ion Implant Straggle and Mask Proximity Effect”, IEEE Transactions on Electron Devices, vol. 50, No. 9, Sep. 2003.
Hori et al., “A 0.1 um CMOS with a Step Channel Profile Formed by Ultra High Vacuum CVD and In-Situ Doped Ions”, IEDM 1993, May 12, 1993.
Matsuhashi et al., “High-Performance Double-Layer Epitaxial-Channel PMOSFET Compatible with a Single Gate CMOSFET”, 1996 Symposium on VLSI Technology Digest of Technical Papers, 1996.
Shao et al., “Boron diffusion in silicon: the anomalies and control by point defect engineering”, Materials Science and Engineering R 42 (2003), Nov. 2003, pp. 65-114.
Sheu et al., “Modeling the Well-Edge Proximity Effect in Highly Scaled MOSFETs”, IEEE Transactions on Electron Devices, vol. 53, No. 11, Nov. 2006, pp. 2792-2798.
Provisional Applications (1)
Number Date Country
61589802 Jan 2012 US