This application claims priority to Chinese Patent Application No. 201210214383.3, filed Jun. 26, 2012, commonly owned and incorporated by reference in its entirety herein.
The present invention is directed to switching mode power supplies (SMPS). More particularly, embodiments of the invention provide circuits and methods for improving the power factor of the SMPS. But it would be recognized that the invention has a much broader range of applicability.
Switching mode power supplies (SMPS) have the advantages of smaller size, higher efficiency and larger output power capability, and are widely applied in mobile phone chargers, notebook computer adapters and other fields. With the development of light-emitting diode (LED) technology as a replacement for incandescent white light bulb, SMPS is widely used as drivers for providing power to LEDs.
With the development of electronic technology, more and more electronic devices adopt LCD as display. As a kind of backlight source, light-emitting diode (LED) has many advantages, such as long lifetime, high efficiency, and no toxic material. As a result, LEDs are becoming increasingly popular as a backlight source.
As described further below, conventional LED backlight drivers have many limitations. These limitations include, for example, lack of LED current matching, inconsistency of LED brightness, and costly manufacturing process, etc.
In view of the foregoing, there is a need for improved techniques for achieving zero watts of standby energy consumption switch mode power supplies.
As described further below, conventional power supplies often cannot provide desired power factor, resulting in loss of power efficiency. In accordance with embodiments of the present invention, techniques are described for improving the power factor of the SMPS. According to an embodiment of the invention, a switching mode power supply (SMPS) includes a rectifying device configured for converting a periodically varying input AC (alternating current) voltage into a DC (direct current) voltage, and a transformer including a primary winding, a secondary winding, and an auxiliary winding. The primary winding is coupled to the rectifying device. An input capacitor having a first terminal coupled to the rectifying device and the primary winding of the transformer. A first power switch coupled to a second terminal of the input capacitor and a primary side ground. The SMPS also includes a control circuit coupled to the first power switch and the input AC source, the control circuit being configured to control the first power switch based on a phase or amplitude of the input AC voltage. The control circuit is configured to:
In some embodiments of the above SMPS, the control circuit is configured to:
In some embodiments, the first power switch includes a diode coupled between the input capacitor and the primary side ground, whereby the diode is configured to provide a path for charging current. In some embodiments, the SMPS also includes first, second, and third resistors. The first and the second resistors are coupled in series between two terminals of the input AC voltage, the third resistor couples a common node between the first and second resistors to a primary side ground, and the common node is coupled to a first input terminal of the controller for determining the phase and amplitude of the input AC voltage.
In some embodiments, the SMPS also has a second capacitor between the output of the rectifying circuit and the primary ground for suppressing electromagnetic interference. The second capacitor is coupled to the input capacitor through a second diode that prevents the input capacitor from discharging into the second capacitor.
In some embodiments, the SMPS also includes a second power switch coupled between the primary winding and the controller, and the controller is configured to control the on and off of the second power switch to maintain the output of the SMPS at a constant voltage or a constant current.
According to an embodiment of the invention, a controller is provided for a switch mode power supply (SMPS) system. The SMPS system includes a rectifying device, configured for converting a periodically varying input AC voltage into a single polarity DC voltage, a transformer including a primary winding, a secondary winding, and an auxiliary winding, the primary winding being coupled to the rectifying device, and an input capacitor having a first terminal and a second terminal, the first terminal coupled to the rectifying device and the primary winding of the transformer. The controller includes a first power switch for coupling to the second terminal of the input capacitor and a ground of the controller, a detection circuit for coupling to the input AC voltage and the ground of the controller. The detection circuit is configured for determining an amplitude or a phase of the input AC voltage. The controller also includes a control circuit coupled to the first power switch and configured to turn on and turn off the first power switch based on the amplitude or phase of the input AC voltage.
In some embodiments of the above controller, the control circuit is configured to:
In some embodiments of the above controller, the first power switch includes a PMOS transistor with a source coupled to the primary side ground and a drain coupled to the input capacitor. The PMOS transistor also includes a parasitic PN diode that provides a path for charging the input capacitor. The first power switch is configured to discharge the input capacitor when the voltage between the gate and source of the PMOS transistor is smaller than its threshold voltage, and the first power switch is configured to prevent discharging the input capacitor when the voltage between the gate and source of the PMOS transistor is greater than its threshold voltage. In some embodiments, the PMOS power switch and the control circuit reside in two separate packaged devices. In other embodiments, the PMOS power switch and the control circuit reside in a single packaged device. In some embodiments, the first power switch comprises a PNP transistor having an emitter coupled to ground, a collector coupled to the input capacitor, and a PN junction between the collector and emitter that provides a charging path.
In some embodiments of the above controller, the controller is configured to control the discharge of the input capacitor based on the phase or amplitude of the input AC current such that the input capacitor provides power to the primary winding near the zero crossing of the AC current to provide a constant current or constant voltage, wherein the controller is configured to prevent the input capacitor from discharging when the input AC current is near a peak or valley of its waveform to provide a large conduction angle in the rectifying circuit to improve the power factor.
In some embodiments, the controller also includes a second power switch coupled to the primary winding, and the control circuit is configured to control the on and off of the second power switch based on a feedback signal to maintain the output of the SMPS at a constant voltage or a constant current. In some embodiments, the second power switch includes a high-voltage bipolar transistor or a high-voltage metal-oxide-semiconductor field effect transistor (MOSFET), and the second power switch and the control circuit residing in two separate packaged devices. In other embodiments, the second power switch includes a high-voltage bipolar transistor or a high-voltage metal-oxide-semiconductor field effect transistor (MOSFET), and the second power switch and the control circuit residing in a single packaged device.
According to an alternative embodiments of the invention, a method is provided for increasing a power factor in a switch mode power supply (SMPS) system. The SMPS system includes a rectifying device, configured for converting a periodically varying input AC voltage into a single polarity DC voltage, a transformer including a primary winding, a secondary winding, and an auxiliary winding, the primary winding being coupled to the rectifying device, and an input capacitor having a first terminal and a second terminal, the first terminal coupled to the rectifying device and the primary winding of the transformer. The method includes coupling a first power switch between the second terminal of the input capacitor and a ground, determining an amplitude or a phase of the input AC voltage, and turning on or off the first power switch based on the amplitude or phase of the input AC voltage.
In some embodiments of the above method, turning on or off the first power switch includes:
In some embodiments of the above method, turning on or off the first power switch includes:
Various additional embodiments, features, and advantages of the present invention can be appreciated with reference to the detailed description and accompanying drawings that follow.
According to embodiments of the invention, in order to lower the production cost of LED lamps and broaden their applications, it is desirable for the LED lamps to produce the same brightness under different AC power supplies. To satisfy such requirements, the SMPS driver needs provide constant output current, and it is also desirable for the SMPS not to produce low frequency ripple signals lower than, for example, 165 Hz. The performance of an SMPS driver can be measured in terms of power factor (PF). The power factor of an AC electrical power system is defined as the ratio of the real power (P) flowing to the load to the apparent power (S) in the circuit, as defined in equation (1),
where I1 is the fundamental waveform of the AC input current, Irms is the total AC input current, the ratio γ=I1/Irms is the distortion factor of the input AC current, and cos φ is the phase shift factor between the voltage and current of the fundamental waveform. As can be seen from equation (1), the power factor is determined by phase shift φ and distortion factor γ.
As described below, conventional power supplies often fail to provide a desirable power factor. Embodiments of the present invention provide methods for increasing the power factor in a power supply system. In some embodiments, the higher harmonics are suppressed by making the input current Iac conform to a sinusoidal waveform of the fundamental waveform I1 with zero harmonics. Under this condition, γ=I1/Irms approaches 1, where Irms is the average of the total input current. In some other embodiments, the input voltage and input current are arranged to be substantially in phase, i.e., cos γ is approximately 1, where φ is the phase angle.
In
In
According to embodiments of the invention, a control circuit for the SMPS is configured to perform the following:
As shown in
Controller 70 determines the amplitude and phase of input AC signal through rectifying circuit 20 and an AC voltage detection resistive circuit (including first resistor 30, second resistor 31, and third resistor 32). Control circuit 81 is also configured to detect the voltage VBS at the bottom plate of capacitor Cin and to generate control signal SW for controlling first power switch 80. When switch 80 is turned on, input capacitor Cin can provide power to the primary winding of the transformer. When switch 80 is off, the input AC voltage, through rectifying circuit 20, provides power to the primary winding of the transformer. If the rectified voltage Vin is higher than the voltage at the top plate of capacitor Cin, Vin can charges Cin to replenish the charges lost during its discharge. Thus, through switch 80, the system is configured to control the conduction and cutoff time according to the requirement of system power factor. In some embodiments, system 300 also includes other components, such as capacitor Cem, which is used for reducing system electromagnetic interference and has a capacitance on the order of nanofarads. Diode D1 is used to prevent input capacitor Cin from discharging into Cem, which can cause loss of efficiency.
In some embodiments, the control circuit is configured to turn on the first power switch when the AC input voltage is near a zero crossing to cause the input capacitor to discharge to the primary winding, and turn off the first power switch to prevent the input capacitor from discharging when the input AC voltage is near a peak or a valley of its waveform. In a specific embodiment, the control circuit is configured to turn on the first power switch when an absolute magnitude of the AC input voltage is less than a reference voltage to cause the input capacitor to discharge to the primary winding, and turn off the first power switch when the absolute magnitude of the AC input voltage is greater than the reference voltage to prevent the input capacitor from discharging.
In some embodiments, the first power switch 80 includes a PMOS transistor with a source coupled to the primary side ground GND and a drain coupled to the input capacitor Cin at terminal VB. The PMOS transistor further includes a parasitic PN diode that provides a path for charging the input capacitor. The first power switch 80 is configured to discharge the input capacitor when the voltage between the gate and source of the PMOS transistor is smaller than its threshold voltage, and the first power switch is configured to prevent discharging the input capacitor when the voltage between the gate and source of the PMOS transistor is greater than its threshold voltage. In alternative embodiments, the first power switch 80 includes a PNP transistor having an emitter coupled to ground, a collector coupled to the input capacitor, and a PN junction between the collector and emitter that provides a charging path.
As shown in
In
In some embodiments, based on the requirement of system power factor, when the phase angle of the input AC voltage is between n*π+01 and n*π+02, the first switch 80 is turned off, preventing input capacitor Cin from discharging. As a result, rectified input voltage Vin directly provides power to the primary winding of the transformer. When Vin is higher than the voltage across Cin, Vcin, Vin charges capacitor Cin. The peak charging current depends on the capacitance of Cin, the rate of change of Vin, and the effective series resistance in the Cin charging circuit.
When the voltage of Cin reaches the maximum Vin, charging of Cin stops, and the voltage between the top and bottom plates of Cin stays at Vcin until first power switch 80 is turned on. After first power switch is turned on, the voltage between the top and bottom plates of Cin becomes greater than the previous Vin. At this time, Cin provides power to the primary winding of the transformer, and the voltage between the top and bottom plates of Cin gradually decreases.
In
In
In some embodiments, when the ratio between secondary side rectifier on time and off time is constant, then the output current Io of the SMPS can be expressed as,
Io=0.5*(Vcs/Rcs)*(Np/Ns)*k
where Vcs is the voltage at the second terminal CS when the second power switch Q1 turns off, Rcs is the resistance of current sense resistor for the primary current, Np is the turn number of the primary coil, Ns is the turn number of the secondary coil, and k is the ratio of the rectifier on time to the period of the second power switch.
First switch on-off control module 504 receives outputs from capacitor voltage detection module 502, phase and amplitude detection module 503 and provides control signal CE. First power switch driver module 501 receives control signal CE and provides the driving signal SW to turn on and off first power switch 80. Capacitor voltage detection module 502 includes first NPN transistor 622, second NPN transistor 623, third current source 620, first PMOS transistor 619, second PMOS transistor 621, and resistors R3 and R4. Transistors 622 and 623 form a current mirror configured to maintain the emitter of transistor 623 at a near zero voltage (a virtual ground) when voltage VB is negative. When VB is greater than zero, the output of module 502 VBO is 0 V. When voltage VB is less than zero, the current through the third resistor R3 is |VVB|/R3, and the voltage at VBO is |VVB|*R4/R3.
AS shown in
The above description is intended to be illustrative and not restrictive. Many variations of the invention will become apparent to those skilled in the art upon review of this disclosure. The scope of the invention should, therefore, not be limited the above description.
Number | Date | Country | Kind |
---|---|---|---|
2012 1 0214383 | Jun 2012 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
5751115 | Jayaraman et al. | May 1998 | A |
5856917 | Aonuma et al. | Jan 1999 | A |
6480401 | Tang | Nov 2002 | B2 |
6493243 | Real | Dec 2002 | B1 |
6958920 | Mednik et al. | Oct 2005 | B2 |
7279868 | Lanni | Oct 2007 | B2 |
7414864 | Hosotani et al. | Aug 2008 | B2 |
7436685 | Li et al. | Oct 2008 | B2 |
7558081 | Green et al. | Jul 2009 | B2 |
7738266 | Jacques et al. | Jun 2010 | B2 |
7936157 | Kashima | May 2011 | B2 |
7965523 | Yamaguchi et al. | Jun 2011 | B2 |
8045348 | Zhu et al. | Oct 2011 | B2 |
8482943 | Duan et al. | Jul 2013 | B2 |
8587968 | Zhu et al. | Nov 2013 | B2 |
20090279333 | Zhu et al. | Nov 2009 | A1 |
20110261596 | Zong et al. | Oct 2011 | A1 |
20120056548 | Duan et al. | Mar 2012 | A1 |
20120056551 | Zhu et al. | Mar 2012 | A1 |
Number | Date | Country |
---|---|---|
102064686 | May 2011 | CN |
Entry |
---|
China Intellectual Property Office office action patent application CN201210214383.3(Feb. 8, 2014). |
Number | Date | Country | |
---|---|---|---|
20130343095 A1 | Dec 2013 | US |