This application relates to voltage converters and, more specifically, to three-level buck converters.
There are a wide variety of voltage converters available today, one type being the buck converter. Generally, a buck converter receives an input voltage and provides a stepped-down output voltage with a stepped-up output current. In other words, buck converters may typically be used in applications where it is desired to decrease a Direct Current (DC) voltage. Example applications include processing cores, where a buck converter is used to step down a DC voltage from a voltage rail so that the output voltage of the buck converter corresponds to an appropriate input voltage of the processing core.
An example conventional buck converter includes multiple switches at an input of the buck converter. The switches are turned on and off by a pulse width modulated input signal, where the duty cycle of the pulses determines an output voltage of the buck converter. As the switches turn on and off, they modulate a DC input voltage (sometimes referred to as VDD) and provide that modulated voltage to an inductor. The inductor is in communication with a capacitor, and the time-varying nature of the voltage at the input of the inductor causes the inductor to create a time-varying current. The interaction of the inductor and capacitor with the time-varying voltage and current produces a substantially constant output voltage, which is at a lower DC level than VDD.
One variety of buck converter is a three-level buck converter. Conventional three-level buck converters enjoy an effective doubling of their switching frequency. In one example, a conventional three-level buck converter has four input switches that each receive one of two pulse width modulated input signals. The timing of the two pulse width modulated input signals and the arrangement of the switches provides for an input voltage at the inductor that is at twice a frequency of the pulse width modulated input signals. In this conventional example, the input voltage at the inductor may vary between zero and VDD/2 or between VDD/2 and VDD, depending on the duty cycle of the pulse width modulated signals.
Three-level buck converters may be advantageous in some applications because an effective doubling of the switching frequency may allow for use of a smaller inductor. However, conventional three-level buck converters may sometimes experience ripple at the node between the switches and the inductor. Ripple may be undesirable in some applications because it may result in an unwanted variation of the output voltage of the buck converter. Thus, there is a need for improved three-level buck converters that reduce the ripple currents.
Circuits and methods for providing stepped-down voltage are provided. In one example, a circuit and a method for a three-level buck converter has an effectively doubled switching rate and a low amount of ripple. One example circuit embodiment includes a small, switched capacitor in the buck converter at a node between the switches and the inductor. The additional capacitor helps to reduce ripple, especially in situations when the load is large.
An example method embodiment includes converting VDD to a stepped-down voltage with the buck converter having the switched capacitor at an input node of the inductor. In an embodiment having a three-level buck converter, the voltage at the input node of the capacitor is at twice a frequency of the pulse width modulated signals that control the switches. The additional, small capacitor is placed between the input node of the inductor and ground, so that it interacts with the 2× frequency signal, storing energy and discharging energy as the voltage varies. When ripple is present, the voltage may dip slightly low, and the capacitor may discharge enough energy to reduce or eliminate the ripple. Similarly, ripple may also cause the voltage to rise slightly high, and the capacitor may store enough energy in such a scenario to reduce or eliminate the ripple.
The load may change over time, and when the load is relatively light, the switch may be opened to disconnect the capacitor from the circuit. Similarly, when the load is relatively heavy, the switch may be closed to couple the capacitor to the circuit.
Buck converter 110 receives Vinput, which in some embodiments is a power signal from a power rail on a semiconductor die. In other embodiments, Vinput may include power from a battery or other voltage source. Switches in buck converter 110 open and close according to the control signals from PWM controller 102. The buck converter 110 provides a steady output voltage at Voutput. Synchronous buck converter 110 may include any synchronous buck converter now known or later developed that provides a three-level signal to the inductor. An example three-level signal may include, for instance, a signal that varies between zero and VDD/2 or between VDD/2 and VDD, depending on PWM timing and duty cycle.
In some embodiments, the flying capacitor Cfly may be manufactured as a metal-insulator-metal (MIM) capacitor to reduce parasitic to ground losses. However, the capacitor Cfly may be made according to any appropriate manufacturing process in various embodiments.
The input switches 112-115 provide a voltage (VX) at the input node of the inductor L, and voltage VX is a three-level voltage signal. As explained in more detail below, clock signals applied to the input switches 112-115 have half the frequency of the voltage changes of VX. In other words, the use of a three-level buck converter provides for a doubling of the frequency of the voltage at the buck converter's inductor. An advantage of a higher frequency at the voltage of the inductor L is that the value of the inductor L can be reduced. For instance, a doubling of the frequency of VX allows the size of the inductor L to be reduced to one quarter. Generally, a reduction in a value of an inductor allows for a physically smaller inductor, which can lead to lower costs and ease of manufacturing in some cases.
Switched capacitor CX is placed between the input node of the inductor L and ground to reduce ripple at that node. In operation, capacitor CX charges and discharges as the value of VX changes, and its charging and discharging has the effect of neutralizing ripple at the input node of the inductor L. It is counterintuitive to place capacitor CX in its illustrated position between inductor L and ground because capacitor CX would be expected to cause some loss in the circuit by conducting a small current to ground during some points in its operation. However, capacitor CX is appropriately sized very small compared to both the flying capacitor and the load capacitor (Cfly and Cload) so that any current that is conducted is very small. Also, the amount of energy stored by capacitor CX may be the same as or less than energy of the ripples at VX, so that the energy at capacitor CX may typically be used to neutralize ripple rather than conduct substantial current to ground.
In general, ripple is a phenomenon that is experienced with loads that are relatively heavy but is largely absent with loads that are relatively light. In some embodiments, capacitor CX is switched into the circuit by closing switch SCX when the load is relatively heavy. In those embodiments, the switch SCX may be opened when the load is relatively light, thereby removing capacitor CX from the circuit. In one example embodiment, the PWM controller (circuit 102 of
As noted above, three level buck converter 110 is operable to provide voltage VX as a three-level voltage that can vary either between zero and VDD/2 or between VDD/2 and VDD. In the example of
Further, various embodiments provide for an elimination or reduction of ripple at the voltage VX. Example ripple 310 is illustrated in
At time T2 switch 112 is OFF, switch 113 is ON, switch 114 is OFF, and switch 115 is ON. Thus, capacitor Cfly is coupled across the input node to inductor L and ground through switch 115. The voltage VX is accordingly decreased.
At time T3, switch 112 is ON, switch 113 is ON, switch 114 is OFF, and switch 115 is OFF. Capacitor Cfly is charged again, similar to that described above with respect to time T1. Voltage VX is increased.
At time T4, switch 112 is ON, switch 113 is OFF, switch 114 is ON, and switch 115 is OFF. Thus, capacitor Cfly is coupled between VDD through switch 112 and VX through switch 114. Capacitors Cfly and Cload acts as a voltage divider at time T4, as illustrated in
At time T5, switch 112 is ON, switch 113 is ON, switch 114 is OFF, and switch 115 is OFF. Capacitor Cfly is charged again by virtue of VDD. The progression of times from T1 through T5 shows how switches 112-115 are operated to charge and discharge capacitor Cfly and to provide the voltage VX at the input node of inductor L.
Of course, the timing diagram of
A flow diagram of an example method 500 of operating a three-level buck converter is illustrated in
At action 510, the buck converter receives PWM signals at its input switches. An example is shown in the timing diagram of
At action 520, the input switches and a flying capacitor of the buck converter produce a three-level voltage at an input node of the inductor of the converter. An example of the three-level voltage at the input node includes voltage VX of
At action 530, capacitance is applied at the input node of the inductor to reduce ripple of the three-level voltage. An example is capacitor CX in
At action 540, the buck converter converts the input voltage to the output voltage. An example output voltage is shown as Vout in
The scope of embodiments is not limited to the specific method shown in
Various embodiments may include advantages. For instance, by adding a charge sharing cap CX and switch SCX the 3rd level voltage (across Cfly) VDD/2 is more stable across power, voltage, and temperature (PVT). Without the CX, the 3rd level voltage may not be as stable at VDD/2 over PVT unless a complicated VDD/2 regulator (not shown) is used. Such increased stability may result in less ripple at the voltage VX.
As those of some skill in this art will by now appreciate and depending on the particular application at hand, many modifications, substitutions and variations can be made in and to the materials, apparatus, configurations and methods of use of the devices of the present disclosure without departing from the spirit and scope thereof. In light of this, the scope of the present disclosure should not be limited to that of the particular embodiments illustrated and described herein, as they are merely by way of some examples thereof, but rather, should be fully commensurate with that of the claims appended hereafter and their functional equivalents.
The present application claims the benefit of U.S. Provisional Patent Application No. 62/067,883, filed Oct. 23, 2014, and entitled “Circuits and Methods Providing Three-Level Signals At a Synchronous Buck Converter,” the disclosure of which is incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
7453250 | Qiu et al. | Nov 2008 | B2 |
7612603 | Petricek et al. | Nov 2009 | B1 |
7692938 | Petter | Apr 2010 | B2 |
7696735 | Oraw et al. | Apr 2010 | B2 |
8212537 | Carpenter et al. | Jul 2012 | B2 |
8400132 | Zambetti et al. | Mar 2013 | B2 |
9300210 | Lidsky | Mar 2016 | B1 |
20090174383 | Tsui et al. | Jul 2009 | A1 |
20130002227 | Ikeda | Jan 2013 | A1 |
20140063884 | Itoh et al. | Mar 2014 | A1 |
20140111179 | Couleur et al. | Apr 2014 | A1 |
20140266135 | Zhak et al. | Sep 2014 | A1 |
20140268967 | White et al. | Sep 2014 | A1 |
20150009734 | Stahl | Jan 2015 | A1 |
20150303815 | Chen | Oct 2015 | A1 |
20160118886 | Zhang | Apr 2016 | A1 |
20160118887 | Zhang | Apr 2016 | A1 |
20160190921 | Kumar | Jun 2016 | A1 |
Number | Date | Country |
---|---|---|
101860206 | Oct 2010 | CN |
103490794 | Jan 2014 | CN |
2654205 | Oct 2013 | EP |
WO-2012074967 | Jun 2012 | WO |
Entry |
---|
International Search Report and Written Opinion—PCT/US2015/052035—ISA/EPO—Apr. 8, 2016. |
Reusch D., “Three Level Buck Converter With Control and Soft Startup”, IEEE Energy Conversion Congress and Exposition, Sep. 20. 2009, XP031887744, pp. 31-35. DOI: 10.1109/ECCE.2009.5316265, ISBN: 978-1-4244-2893-9. |
Kim, W., et al., “A Fully-Integrated 3-Level DC-DC Converter for Nanosecond-Scale DVFS”, IEEE Journal of Solid-State Circuits, vol. 47, No. 1, Jan. 2012, pp. 206-219. |
Yousefzadeh V., et al., “Three-Level Buck Converter for Envelope Tracking in RF Power Amplifiers”, IEEE Applied Power Electronics Conference and Exposition 2005 (APEC 2005), vol. 3, Mar. 6-10, 2005, pp. 1588-1594. |
Number | Date | Country | |
---|---|---|---|
20160118886 A1 | Apr 2016 | US |
Number | Date | Country | |
---|---|---|---|
62067883 | Oct 2014 | US |