Claims
- 1. A circuit comprising:
a clock generator circuit configured to generate an output clock signal in response to (i) a first enable signal and (ii) a second enable signal; and a state machine configured to generate said second enable signal in response to a first and a second control signal.
- 2. The circuit according to claim 1, further comprising:
a latch circuit configured to generate said first and second control signals in response to one or more externally generated control signals.
- 3. The circuit according to claim 1, wherein said output clock signal is presented to a flag logic circuit.
- 4. The circuit according to claim 1, wherein said second enable signal comprises a bus-matching enable signal.
- 5. The circuit according to claim 1, wherein said second enable signal is generated in further response to a clock signal.
- 6. The circuit according to claim 1, wherein said output clock signal comprises a bus-matching clock signal.
- 7. The circuit according to claim 3, wherein said flag logic circuit generates a number of status flags in response to said output clock signal.
- 8. The circuit according to claim 1, wherein said state machine is further configured to generate a read clock signal and a write clock signal.
- 9. The circuit according to claim 2, further comprising:
a latch filter configured to filter said first and second control signals in response to a clock signal.
- 10. A circuit comprising:
means for generating an output clock signal in response to (i) a first enable signal and (ii) a second enable signal; and means for generating said second enable signal in response to a first and a second control signal.
- 11. A method for generating an output clock signal comprising the steps of:
(A) generating said output clock signal in response to (i) a first enable signal and (ii) a second enable signal; and (B) generate said second enable signal in response to a first and a second control signal.
- 12. The method according to claim 4, further comprising step:
(C) generating said first and second control signals in response to one or more externally generated control signals.
- 13. The method according to claim 11, wherein said second enable signal comprises a bus-matching enable signal.
- 14. The method according to claim 11, wherein said step (B) further comprises generating said second enable signal in response to a clock signal.
- 15. The method according to claim 11, wherein said output clock signal comprises a bus-matching clock signal.
- 16. The method according to claim 11, further comprising step:
(C) generating a number of status flags in response to said output clock signal.
- 17. The method according to claim 11, wherein said step (B) comprises generating a read clock signal and a write clock signal.
- 18. The method according to claim 12, further comprising step:
(D) filtering said first and second control signals in response to a clock signal.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application 60/111,559, filed Dec. 9, 1998, which is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60111559 |
Dec 1998 |
US |