Claims
- 1. A circuit comprising:a first NMOS transistor having a first drain, a first gate, and a first source; a first PMOS transistor having a second drain, a second gate, and a second source, wherein said first drain is coupled to said second drain, and said first gate is coupled to said second gate; an I/O pad coupled to said second drain; a first ESD clamp coupled to said second drain; a first pre-driver circuit comprising a second NMOS transistor having a third drain, a third gate, and a third source and a second PMOS transistor having a fourth drain, a fourth gate, and a fourth source wherein said third drain is coupled to said fourth drain, wherein said second gate is coupled to said third drain; and a first gate clamp having a first terminal coupled to said first gate, a second terminal coupled to said third drain and a third terminal coupled to said ESD clamp.
- 2. The circuit of claim 1 further comprising:a first resistor having a first terminal and a second terminal, wherein said first terminal of said first resistor is coupled to said second gate, wherein said second terminal of said first resistor is coupled to said third drain.
- 3. The circuit of claim 2 further comprising:a second resistor having a first terminal and a second terminal, wherein said first terminal of said second resistor is coupled to said second drain and said second terminal of said second resistor is coupled to said I/O pad.
- 4. The circuit of claim 3 further comprising a dynamic trigger device having a first terminal and a second terminal, wherein said first terminal of said dynamic trigger device is coupled to said I/O pad, and said second terminal of said dynamic trigger device is coupled to said third terminal of said first gate clamp.
- 5. The circuit of claim 4 wherein said dynamic trigger device is a diode.
- 6. The circuit of claim 3 further comprising:a second pre-driver stage circuit comprising a third NMOS transistor having a fifth drain, a fifth gate, and a fifth source and a third PMOS transistor having a sixth drain, a sixth gate, and a sixth source, wherein said fifth drain is coupled to said sixth drain and said fifth gate is coupled to said sixth gate, wherein said fourth gate is coupled to said fifth drain; a third resistor having a first terminal and a second terminal, wherein said first terminal of said third resistor is coupled to said fifth gate; and a third pre-driver stage circuit comprising a fourth NMOS transistor having a seventh drain, a seventh gate, and a seventh source and a fourth PMOS transistor having an eighth drain, an eighth gate, and an eighth source, wherein said seventh drain is coupled to said eighth drain and said second terminal of said third resistor is coupled to said seventh drain.
- 7. The circuit of claim 6 further comprising:a second gate clamp having a first terminal, a second terminal, and a third terminal, wherein said first terminal of said second gate clamp is coupled to said fifth gate, wherein said second terminal of said second gate clamp is coupled to said second terminal of said third resistor, and said third terminal of said second gate clamp is coupled to said third terminal of said ESD clamp.
- 8. The circuit of claim 7 further comprising a dynamic trigger device having a first terminal and a second terminal, wherein said first terminal of said dynamic trigger device is coupled to said second terminal of said second resistor and said second terminal of said dynamic trigger device is coupled to said third terminal of said first gate clamp.
- 9. The circuit of claim 7 wherein said dynamic trigger device is a diode.
- 10. The circuit of claim 2 wherein said gate clamp circuit comprises:a third NMOS having a fifth drain, a fifth gate, and a fifth source and a third PMOS transistor having a sixth drain, a sixth gate, and a sixth source, wherein said fifth drain is coupled to said sixth drain and said first gate, said sixth source is coupled to said second terminal of said first resistor, wherein said fifth gate is coupled to said sixth gate.
- 11. The circuit of claim 10 further comprising:a capacitor having a first terminal and a second terminal, wherein said second terminal of said capacitor is coupled to said second drain; and a second resistor having a first terminal coupled to said first terminal of said capacitor.
- 12. The circuit of claim 11 wherein said fifth gate is coupled to said first terminal of said capacitor.
- 13. The circuit of claim 12 wherein said second drain is for coupling to a Vdd line.
- 14. The circuit of claim 10 further comprising:a MOS transistor having a terminal wherein said MOS transistor terminal is coupled to said fifth gate; a capacitor having a terminal wherein said capacitor terminal is coupled to said fifth gate; and a zener diode having a first terminal and a second terminal wherein said first terminal of said zener diode is coupled to said fifth gate, wherein said second terminal of said zener diode is coupled to said second drain.
- 15. The circuit of claim 1 further comprising a diode having a terminal wherein said diode terminal is coupled to said second drain.
- 16. The circuit of claim 15 wherein said gate clamp comprises a third NMOS transistor having a fifth drain and a fifth gate, wherein said fifth drain is coupled to said second gate.
- 17. The circuit of claim 16 further comprising:a capacitor having a first terminal and a second terminal, wherein said second terminal of said capacitor is coupled to said second drain; and a resistor having a terminal coupled to said first terminal of said capacitor, wherein said fifth gate of said third NMOS transistor is coupled to said first terminal of said capacitor.
- 18. The circuit according to claim 16 further comprising:a fourth NMOS transistor having a sixth drain, wherein said sixth drain is coupled to said fifth gate; a capacitor having a terminal, wherein said capacitor terminal is coupled to said fifth gate; and a zener diode having a first terminal and a second terminal, wherein said first terminal of said zener diode is coupled to said fifth gate and said second terminal of said zener diode is coupled to said second drain.
Parent Case Info
This application claims the benefits of U.S. Provisional Application Serial No. 60/148,098, filed Aug. 6, 1999.
US Referenced Citations (14)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 575 062 |
Dec 1993 |
EP |
2 305 035 |
Mar 1997 |
GB |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/148098 |
Aug 1999 |
US |