The following references are herein incorporated by reference in their entirety for all purposes:
U.S. Patent Publication No. 2011/0268225 of application Ser. No. 12/784,414, filed May 20, 2010, naming Harm Cronie and Amin Shokrollahi, entitled “Orthogonal Differential Vector Signaling” (hereinafter “Cronie I”);
U.S. Patent Publication No. 2011/0302478 of application Ser. No. 12/982,777, filed Dec. 30, 2010, naming Harm Cronie and Amin Shokrollahi, entitled “Power and Pin Efficient Chip-to-Chip Communications with Common-Mode Resilience and SSO Resilience” (hereinafter “Cronie II”);
U.S. patent application Ser. No. 13/030,027, filed Feb. 17, 2011, naming Harm Cronie, Amin Shokrollahi and Armin Tajalli, entitled “Methods and Systems for Noise Resilient, Pin-Efficient and Low Power Communications with Sparse Signaling Codes” (hereinafter “Cronie III”).
U.S. patent application Ser. No. 13/463,742, filed May 3, 2012, naming Harm Cronie and Amin Shokrollahi, entitled “Finite State Encoders and Decoders for Vector Signaling Codes” (hereinafter called “Cronie IV”).
U.S. patent application Ser. No. 13/844,331, filed Mar. 15, 2013, naming Harm Cronie and Brian Holden, entitled “Sorting Decoder” (hereinafter called “Cronie V”.)
U.S. patent application Ser. No. 13/603,107, filed Sep. 4, 2012, naming Brian Holden and Amin Shokrollahi, entitled “Methods and Systems for Selection of Unions of Vector Signaling Codes for Power and Pin Efficient Chip-to-Chip Communication” (hereinafter “Holden I”).
U.S. patent application Ser. No. 13/842,740, filed Mar. 15, 2013, naming Brian Holden, Amin Shokrollahi, and Anant Singh, entitled “Methods and Systems for Skew Tolerance in and Advanced Detectors for Vector Signaling Codes for Chip-to-Chip Communication” (hereinafter “Holden II”).
The present invention relates to communications in general and in particular to the transmission of signals capable of conveying information and detection of those signals in chip-to-chip communication.
In communication systems, a goal is to transport information from one physical location to another. It is typically desirable that the transport of this information is reliable, is fast and consumes a minimal amount of resources. One common information transfer medium is the serial communications link, which may be based on a single wire circuit relative to ground or other common reference, multiple such circuits relative to ground or other common reference, or multiple circuits used in relation to each other. A common example of the latter uses differential signaling (“DS”). Differential signaling operates by sending a signal on one wire and the opposite of that signal on a matching wire. The signal information is represented by the difference between the wires, rather than their absolute values relative to ground or other fixed reference.
There are a number of signaling methods that maintain the desirable properties of DS while increasing pin efficiency over DS. Vector signaling is a method of signaling. With vector signaling, a plurality of signals on a plurality of wires is considered collectively although each of the plurality of signals might be independent. Each of the collective signals is referred to as a component and the number of plurality of wires is referred to as the “dimension” of the vector. In some embodiments, the signal on one wire is entirely dependent on the signal on another wire, as is the case with DS pairs, so in some cases the dimension of the vector might refer to the number of degrees of freedom of signals on the plurality of wires instead of exactly the number of wires in the plurality of wires.
With binary vector signaling, each component or “symbol” of the vector takes on one of two possible values. With non-binary vector signaling, each symbol has a value that is a selection from a set of more than two possible values. Any suitable subset of a vector signaling code denotes a “subcode” of that code. Such a subcode may itself be a vector signaling code.
Some vector signaling methods are described in Cronie I, Cronie II, Cronie III, Cronie IV, and Cronie V. While non-binary vector signaling methods can provide substantial improvements regarding the tradeoff of pin efficiency, power efficiency and noise resilience as compared to traditional signaling methods, there are some applications wherein additional improvements are possible, and sometimes necessary.
In a detection circuit, inputs correspond to received indications of vector signaling code words received by a first integrated circuit from a second integrated circuit. In a preferred embodiment, the number of inputs is four and the detection circuit compares a first pair of the inputs to obtain a first difference result and compares a second pair of inputs, disjoint from the first pair of inputs, to obtain a second difference result. The first difference result and the second difference result are then summed to form an output function. A system might use a plurality of such detection circuits to arrive at an input word.
In one embodiment, each input is from the set {−1, −⅓, ⅓, 1}, the vector signaling code comprises the union of all permutations of the symbol set {1, −⅓, −⅓, −⅓} and all permutations of the symbol set {−1, ⅓, ⅓, ⅓}, the system uses three of the detection circuits, and the eight possible vector signaling code words encode for three input bits.
In accordance with at least one embodiment of the invention, circuits and systems are described for the efficient reception and detection of vector signal coded data transmitted over physical channels such that the signals transmitted are resilient to common mode noise, do not require a common reference at the transmission and reception points, and can produce a higher pin efficiency than conventional differential signaling with relatively low power dissipation for encoding and decoding. In some embodiments, different voltage, current, etc. levels are used for signaling and more than two levels might be used, such as a ternary sparse signaling code wherein each wire signal has one of three values. The decoder can be a 4×4 Hadamard matrix decoder to decode a Hadamard matrix code with two differences/comparisons followed by a summation.
Hardware elements might be provided to provide storage for symbols of input information used for selecting code words, processing hardware to convert symbols to signals, parsing symbols into separate partitions, storing results, and providing the partitions in sequence as signals. Various embodiments are given with reference to specific hardware implementations of small area and low power dissipation. In hardware, a “function” might be implemented using specific circuit elements, active or passive, or might be implemented as a consequence of connections of a circuit interconnection. For example, a summation function might be implemented by wiring two current sources in parallel to form a three-wire junction such that the current on one wire of the connection is the sum (or inverse of the sum) of the currents on the other two wires. Alternatively, a particular circuit element could receive two physical values and output their sum.
This Brief Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Brief Summary is not intended to identify key or essential features of the claimed subject matter, nor is it intended to be used as an aid in determining the scope of the claimed subject matter. Other objects and/or advantages of the present invention will be apparent to one of ordinary skill in the art upon review of the Detailed Description and the included drawings.
Various embodiments in accordance with the present disclosure will be described with reference to the drawings. Same numbers are used throughout the disclosure and figures to reference like components and features.
Conventional communications systems receivers operate on individual wires or communications channels (i.e., single-ended signaling) or on pairs of wires or communications channels (i.e., differential signaling). In either case, a received signal is detected by comparison of a received value against a reference; for single-ended signaling, the reference may be a known voltage level such as ground or a calculated or predetermined offset voltage, while a differential receiver detects the signal of one wire in the pair in comparison to the signal of the other wire in the pair.
Such communications channels may be extended to groups of wires carrying signals that collectively represent an encoded value.
Holden I describes an enhancement to the vector signaling code technique that makes use of the observation that the balance between complementary signals in a differential signaling channel need not be held exactly to zero. Thus, a vector signaling code may comprise the union of subcodes, each subcode being distinguishable by its unique nonzero code word sum.
Vector signaling code receivers may perform a first operation similar to that of a conventional receiver, by making a first determination of the symbol represented by the particular received signal of each wire or communications channel. However, complete detection of the vector signaling code can require identification not merely of the individual symbols of that code, but of the particular code word represented by the set of symbols communicated as a group. A vector signaling code receiver is said to “detect” vector signaling code C if for each code word c, the receiver produces a valid and unique result Sc, which may directly correspond to receive result R, or may produce R via a mapping operation.
Holden II describes the use of weighted multi-input comparators for detection of vector signaling codes. A weighted multi-input comparator with coefficients a0, a1, . . . , am−1 is a circuit that accepts as its input a vector (x0, x1, . . . , xm−1) and outputs the signals indicated in Equation 1, with the definition of the sign-function being sign(x)=+1 if x>0, sign(x)=−1 if x<0, and sign(x) is undefined if x=0.
Output=sign(a0*x0+ . . . +am−1*xm−1) (Eqn. 1)
A collection of such comparators each having distinct sets of input weights may serve as a detector for a vector signaling code.
Efficient Computational Element
In a detection circuit, inputs correspond to received indications of vector signaling code words received by a first integrated circuit from a second integrated circuit. In a preferred embodiment, the number of inputs is four and the detection circuit compares a first pair of the inputs to obtain a first difference result and compares a second pair of inputs, disjoint from the first pair of inputs, to obtain a second difference result. The first difference result and the second difference result are then summed to form an output function. A system might use a plurality of such detection circuits to arrive at an input word.
In one embodiment, each input is from the set {−1, −⅓, ⅓, ⅓}, the vector signaling code comprises the union of all permutations of the symbol set {1, −⅓, −⅓, −⅓} and all permutations of the symbol set {−1, ⅓, ⅓, ⅓}, the system uses three of the detection circuits, and the eight possible vector signaling code words encode for three input bits.
With the detection circuit performing differences ahead of performing summation, it becomes possible to provide for lowered distributed impedance and better high frequency response. In part, this is a result of capacitance appearing at lower impedance points rather than higher impedance points.
In accordance with at least one embodiment of the invention, a code herein referred to as “H4” is described. H4 is a balanced, non-sparse vector signaling code of four symbols, comprising the union of all permutations of the symbol set {1, −⅓, −⅓, −⅓} and all permutations of the symbol set {−1, ⅓, ⅓, ⅓ }.
An efficient component of a detector for H4 code performs calculations of the form shown in Equation 2 where J, K, L, M are variables representing the symbol values of the four input signals values.
R=(J+L)−(K+M) (Eqn. 2)
It may be noted that applying three instances of Equation 2 with different permutations of receive signal input values to the four variables is sufficient to detect each code word of H4. As one example and without limitation, the input permutations producing the three results R0, R1, R2 based on Equations 3, 4 and 5 are sufficient to unambiguously identify each code word of vector signaling code H4 as represented by receive signal input values A, B, C, D.
R0=(A+C)−(B+D) (Eqn. 3)
R1=(C+D)−(A+B) (Eqn. 4)
R2=(C+B)−(D+A) (Eqn. 5)
Architecturally, it is convenient to perform such detection operations at or near the receiver input, and high speed capability requires an efficient, high performance embodiment.
R0=(A−B)+(C−D) (Eqn. 6)
R1=(C−A)+(D−B) (Eqn. 7)
R2=(C−D)+(B−A) (Eqn. 8)
The four circuit inputs of
It will be apparent to one skilled in the art that the functional equivalent of Equation 2, including specific examples such as illustrated by Equations. 6, 7, and 8, may be embodied by any of the circuits of
In at least one embodiment of the invention as represented in each schematic of
On-Chip Receive Signal Termination
At contemplated signal rates, conventional best practice might be to provide matched transmission line termination for current mode logic (CML) receive input signals. Examples in accordance with at least one embodiment of the invention are shown in
In
In at least one embodiment, the same circuitry used for vector signaling code detection over example inputs a, b, c, d, also provides “legacy mode” support for, as an example, differential signal reception on the same inputs. Such selection of “legacy mode” may require support for greater signal level inputs (as those signals may be provided by different or earlier-generation components), and this extended-range input support may be obtained by attenuating large signal inputs before subsequent processing, as examples ah, bh, ch, dh at 335.
To provide this attenuation function, the termination resistance 320 is shown comprising components 321 and 322; as one example, they represent identical resistive values summing to the required termination impedance while also providing an attenuated output within allowable on-chip signal levels. Thus, signals 330 labeled a, b, c, d represent the full input signal level, while signals 335 labeled ah, bh, ch, dh represent, continuing the example, the same values attenuated to half amplitude. Subsequent processing circuits may select either full input signals or attenuated signals using, as an example, an analog multiplexer. The values of 321 and 322 need not be identical, and in some embodiments may be adjustable or trimmable, as illustrated by 322 of
Other embodiments in accordance with the invention utilize equivalent attenuator topologies known in the art, including so-called “T” and “PI” configurations, or eschew attenuation and combine elements 321 and 322 into a single resistive termination. One alternative embodiment of termination resistance 320 is shown in
In
Another embodiment is illustrated in
Combined Multiplexer and Computation Element
A described computational circuit as in any of
This staged topology has been found to minimize loading effects, thus providing optimum performance for the given process technology. The results allow embodiment of legacy mode operation with either attenuated input signals or full level input signals, an internal signal test mode, and/or vector signaling code detection.
Selectively enabling or disabling pairs of current sinks using the control signals Enab1 through Enab6 controls the multiplexer. As examples, inputs a and b may be selected instead of inputs ah and bh by enabling current sinks using Enab1 and disabling current sinks using Enab2, and then further selected by enabling current sinks using Enab5 and disabling current sinks using Enab6 to, as an example, support a legacy mode differential receiver behavior. Conversely, selection of the computed function based on inputs a, b, c, d may be selected by enabling current sinks using Enab3 and Enab4, and further selected by disabling current sinks using Enab5 and enabling current sinks using Enab6.
One embodiment incorporates a test mode loopback of local transmit signals, which may be obtained by enabling pass transistors 470 using control signal Enab7. It will be apparent to a practitioner of the art that this multiplexer may also be used for other input selections, including alternative mappings of wire signals to computed function inputs and/or a different computed function.
Inputs to an element 400 of
An alternative embodiment of 400 is shown in
Receive Input System for Vector Signaling Code
The previously described circuits may be combined to produce a complete receive input system, as shown in the block diagram of
Three instances of combined multiplexer and computation element 400 are used, each operating as previously described, e.g., for
In one embodiment, the outputs of instance 530 are used only in non-legacy, non-loopback modes, thus the unused signal inputs of 530 are connected to a passive signal level such as ground. Although one familiar with the art would note that the instance of 530 could be simplified by removing unnecessary components associated with the unused functions, the amount of chip area wasted by not doing so is extremely small, while maintaining identical layouts for all instances provides consistent loading and delay characteristics throughout.
Other Variations
In at least one embodiment, all active transistor stages (e.g., of the circuit of
For purposes of illustration, the previously-described components of the receive detection system are shown in
Other embodiments in accordance with the invention may interface to voltage-mode or high-impedance unterminated signal inputs, and/or communicate internal signals as voltage rather than current levels. Such embodiments may incorporate the known practice of using transmission gates as multiplexing elements.
The examples illustrate the use of vector signaling codes for point-to-point wire communications. However, this should not been seen in any way as limiting the scope of the described invention. The methods disclosed in this application are equally applicable to other communication media including optical and wireless communications. Thus, descriptive terms such as “voltage” or “signal level” should be considered to include equivalents in other measurement systems, such as “optical intensity”, “RF modulation”, etc. Similarly, specific examples provided herein are for purposes of description, and do not imply a limitation.
As used herein, “physical signal” includes any suitable behavior and/or attribute of a physical phenomenon capable of conveying information. In accordance with at least one embodiment of the invention, physical signals may be tangible and non-transitory. In accordance with at least one embodiment of the invention, interpreting a set of signals as selecting an object (e.g., a data object) includes selecting the object based at least in part on the set of signals and/or one or more attributes of the set of signals. In accordance with at least one embodiment of the invention, interpreting a set of signals as representing an object (e.g., a data object) includes determining and/or selecting the object based at least in part on a representation corresponding to the set of signals. In accordance with at least one embodiment of the invention, a same set of signals may be used to select and/or determine multiple distinct objects (e.g., data objects).
This application is a continuation of U.S. application Ser. No. 15/812,917, filed Nov. 14, 2017, entitled “Circuits for Efficient Detection of Vector Signaling Codes for Chip-to-Chip Communication”, which is a continuation of U.S. application Ser. No. 15/271,065, filed Sep. 20, 2016, entitled “Circuits for Efficient Detection of Vector Signaling Codes for Chip-to-Chip Communication,” which is a continuation of U.S. application Ser. No. 15/070,911, filed Mar. 15, 2016, entitled “Circuits for Efficient Detection of Vector Signaling Codes For Chip-to-Chip Communication Using Sums of Differences,” which is a continuation of U.S. application Ser. No. 13/895,206 filed May 15, 2013, entitled “Circuits for Efficient Detection of Vector Signaling Codes For Chip-to-Chip Communication Using Sums of Differences”, all of which are hereby incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3636463 | Ongkiehong | Jan 1972 | A |
3824494 | Wilcox | Jul 1974 | A |
3939468 | Mastin | Feb 1976 | A |
4206316 | Bancroft et al. | Jun 1980 | A |
4276543 | Miller et al. | Jun 1981 | A |
4774498 | Traa | Sep 1988 | A |
4897657 | Brubaker | Jan 1990 | A |
5017924 | Guiberteau et al. | May 1991 | A |
5459465 | Kagey | Oct 1995 | A |
5471480 | You | Nov 1995 | A |
5510736 | Van | Apr 1996 | A |
5553097 | Dagher | Sep 1996 | A |
5748948 | Yu et al. | May 1998 | A |
5945935 | Kusumoto et al. | Aug 1999 | A |
6226330 | Mansur | May 2001 | B1 |
6232908 | Nakaigawa | May 2001 | B1 |
6278740 | Nordyke | Aug 2001 | B1 |
6346907 | Dacy et al. | Feb 2002 | B1 |
6384758 | Michalski et al. | May 2002 | B1 |
6396329 | Zerbe | May 2002 | B1 |
6400302 | Amazeen et al. | Jun 2002 | B1 |
6462584 | Proebsting | Oct 2002 | B1 |
6563382 | Yang | May 2003 | B1 |
6624699 | Yin et al. | Sep 2003 | B2 |
6839587 | Yonce | Jan 2005 | B2 |
6879816 | Bult et al. | Apr 2005 | B2 |
6888483 | Mulder | May 2005 | B2 |
6972701 | Jansson | Dec 2005 | B2 |
7075996 | Simon et al. | Jul 2006 | B2 |
7167523 | Mansur | Jan 2007 | B2 |
7188199 | Leung et al. | Mar 2007 | B2 |
7199728 | Dally et al. | Apr 2007 | B2 |
7269212 | Chau et al. | Sep 2007 | B1 |
7285977 | Kim | Oct 2007 | B2 |
7372390 | Yamada | May 2008 | B2 |
7397302 | Bardsley et al. | Jul 2008 | B2 |
7420499 | Sakata | Sep 2008 | B2 |
7528758 | Ishii | May 2009 | B2 |
7656321 | Wang | Feb 2010 | B2 |
7683720 | Yehui et al. | Mar 2010 | B1 |
7688102 | Bae et al. | Mar 2010 | B2 |
7697915 | Behzad et al. | Apr 2010 | B2 |
7804361 | Lim et al. | Sep 2010 | B2 |
7957472 | Wu et al. | Jun 2011 | B2 |
8000664 | Khorram | Aug 2011 | B2 |
8030999 | Chatterjee et al. | Oct 2011 | B2 |
8106806 | Toyomura et al. | Jan 2012 | B2 |
8159375 | Abbasfar | Apr 2012 | B2 |
8159376 | Abbasfar | Apr 2012 | B2 |
8183930 | Kawakami et al. | May 2012 | B2 |
8279094 | Abbasfar | Oct 2012 | B2 |
8295336 | Lutz et al. | Oct 2012 | B2 |
8305247 | Pun et al. | Nov 2012 | B2 |
8547272 | Nestler et al. | Oct 2013 | B2 |
8581824 | Baek et al. | Nov 2013 | B2 |
8604879 | Mourant et al. | Dec 2013 | B2 |
8643437 | Chiu et al. | Feb 2014 | B2 |
8674861 | Matsuno et al. | Mar 2014 | B2 |
8687968 | Nosaka et al. | Apr 2014 | B2 |
8791735 | Shibasaki | Jul 2014 | B1 |
8831440 | Yu et al. | Sep 2014 | B2 |
8841936 | Nakamura | Sep 2014 | B2 |
8860590 | Yamagata et al. | Oct 2014 | B2 |
9069995 | Cronie | Jun 2015 | B1 |
9083576 | Hormati | Jul 2015 | B1 |
9106465 | Walter | Aug 2015 | B2 |
9148087 | Tajalli | Sep 2015 | B1 |
9178503 | Hsieh | Nov 2015 | B2 |
9281785 | Sjöland | Mar 2016 | B2 |
9292716 | Winoto et al. | Mar 2016 | B2 |
9300503 | Holden et al. | Mar 2016 | B1 |
9362974 | Fox et al. | Jun 2016 | B2 |
9509437 | Shokrollahi | Nov 2016 | B2 |
10003315 | Tajalli | Jun 2018 | B2 |
20010006538 | Simon et al. | Jul 2001 | A1 |
20020050861 | Nguyen et al. | May 2002 | A1 |
20020067297 | Donovan | Jun 2002 | A1 |
20020149508 | Hamashita | Oct 2002 | A1 |
20020158789 | Yoshioka et al. | Oct 2002 | A1 |
20020174373 | Chang | Nov 2002 | A1 |
20030016763 | Doi et al. | Jan 2003 | A1 |
20030085763 | Schrodinger et al. | May 2003 | A1 |
20030132791 | Hsieh | Jul 2003 | A1 |
20030160749 | Tsuchi | Aug 2003 | A1 |
20030174023 | Miyasita | Sep 2003 | A1 |
20030184459 | Engl | Oct 2003 | A1 |
20030218558 | Mulder | Nov 2003 | A1 |
20030227841 | Tateishi et al. | Dec 2003 | A1 |
20040027185 | Fiedler | Feb 2004 | A1 |
20040169529 | Afghani et al. | Sep 2004 | A1 |
20040194848 | Sauer | Oct 2004 | A1 |
20050057379 | Jansson | Mar 2005 | A1 |
20050134380 | Nairn | Jun 2005 | A1 |
20050174146 | Chauhan | Aug 2005 | A1 |
20050270098 | Zhang et al. | Dec 2005 | A1 |
20060036668 | Jaussi et al. | Feb 2006 | A1 |
20060097786 | Su et al. | May 2006 | A1 |
20060103463 | Lee et al. | May 2006 | A1 |
20060192598 | Baird et al. | Aug 2006 | A1 |
20060194598 | Kim et al. | Aug 2006 | A1 |
20070009018 | Wang | Jan 2007 | A1 |
20070176708 | Otsuka et al. | Aug 2007 | A1 |
20070182487 | Ozasa et al. | Aug 2007 | A1 |
20070188367 | Yamada | Aug 2007 | A1 |
20070201546 | Lee | Aug 2007 | A1 |
20080001626 | Bae et al. | Jan 2008 | A1 |
20080165841 | Wall et al. | Jul 2008 | A1 |
20080187037 | Bulzacchelli et al. | Aug 2008 | A1 |
20090090333 | Spadafora et al. | Apr 2009 | A1 |
20090115523 | Akizuki et al. | May 2009 | A1 |
20090212861 | Lim et al. | Aug 2009 | A1 |
20090251222 | Khorram | Oct 2009 | A1 |
20090323864 | Tired | Dec 2009 | A1 |
20100142610 | Stojanovic | Jun 2010 | A1 |
20100148819 | Bae et al. | Jun 2010 | A1 |
20100156691 | Taft | Jun 2010 | A1 |
20100219781 | Kuwamura | Sep 2010 | A1 |
20100235673 | Abbasfar | Sep 2010 | A1 |
20100271107 | Tran et al. | Oct 2010 | A1 |
20100283894 | Horan et al. | Nov 2010 | A1 |
20110028089 | Komori | Feb 2011 | A1 |
20110032977 | Hsiao et al. | Feb 2011 | A1 |
20110051854 | Kizer et al. | Mar 2011 | A1 |
20110057727 | Cranford, Jr. | Mar 2011 | A1 |
20110074488 | Broyde et al. | Mar 2011 | A1 |
20110084737 | Oh et al. | Apr 2011 | A1 |
20110096054 | Cho et al. | Apr 2011 | A1 |
20110103508 | Mu et al. | May 2011 | A1 |
20110133816 | Wu et al. | Jun 2011 | A1 |
20110150495 | Nosaka et al. | Jun 2011 | A1 |
20110156819 | Kim et al. | Jun 2011 | A1 |
20110276733 | Perego | Nov 2011 | A1 |
20110291758 | Hsieh | Dec 2011 | A1 |
20120008662 | Gardiner | Jan 2012 | A1 |
20120025911 | Zhao et al. | Feb 2012 | A1 |
20120044021 | Yeh et al. | Feb 2012 | A1 |
20120133438 | Tsuchi et al. | May 2012 | A1 |
20120213267 | Stojanovic | Aug 2012 | A1 |
20120213299 | Cronie et al. | Aug 2012 | A1 |
20130027089 | Huang | Jan 2013 | A1 |
20130049863 | Chiu et al. | Feb 2013 | A1 |
20130106513 | Cyrusian et al. | May 2013 | A1 |
20130114663 | Ding et al. | May 2013 | A1 |
20130147553 | Iwamoto | Jun 2013 | A1 |
20130195155 | Pan et al. | Aug 2013 | A1 |
20130214869 | Matsuzaki | Aug 2013 | A1 |
20130215954 | Beukema et al. | Aug 2013 | A1 |
20130229294 | Matsuno et al. | Sep 2013 | A1 |
20130243127 | Chmelar | Sep 2013 | A1 |
20130259113 | Kumar | Oct 2013 | A1 |
20130307614 | Dai | Nov 2013 | A1 |
20130334985 | Kim et al. | Dec 2013 | A1 |
20140119479 | Tajalli | May 2014 | A1 |
20140176354 | Yang | Jun 2014 | A1 |
20140177696 | Hwang | Jun 2014 | A1 |
20140203794 | Pietri et al. | Jul 2014 | A1 |
20140266440 | Itagaki et al. | Sep 2014 | A1 |
20140269130 | Maeng et al. | Sep 2014 | A1 |
20140312876 | Hanson et al. | Oct 2014 | A1 |
20150049798 | Hossein et al. | Feb 2015 | A1 |
20150070201 | Dedic et al. | Mar 2015 | A1 |
20150139340 | Hansen | May 2015 | A1 |
20150146771 | Walter | May 2015 | A1 |
20150198647 | Atwood et al. | Jul 2015 | A1 |
20160013954 | Shokrollahi et al. | Jan 2016 | A1 |
20160197747 | Ulrich et al. | Jul 2016 | A1 |
20170214374 | Tajalli | Jul 2017 | A1 |
Number | Date | Country |
---|---|---|
2018052657 | Mar 2018 | WO |
Entry |
---|
Anadigm , “Using the Anadigm Multiplier CAM”, Design Brief 208, www.anadigm.com, Copyright 2002, 2002, (6 pages). |
Oh, Dan , et al., ““Pseudo-Differential Vector Signaling for Noise Reduction in Single-Ended Signaling””, DesignCon 2009, (22 pages). |
Schneider, J. , et al., ““ELEC301 Project: Building an Analog Computer””, http://www.clear.rice.edu/elec301/Projects99/anlgcomp/, Dec. 19, 1999, (9 pages). |
Tierney, J. , “A Digital Frequency Synthesizer”, Audio and Electroacoustics, IEEE Transactions, pp. 48-57, vol. 19, No. 1, Abstract, Mar. 1971, (1 page). |
Kim, Kyu-Young , et al., “8 mW 1.65-Gbps continuous-time equalizer with clock attenuation detection for digital display interface”, Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, vol. 63, No. 2, Oct. 11, 2009, 329-337 (9 pages). |
Takahashi, Masayoshi , et al., “A 2-GHz Gain Equalizer for Analog Signal Transmission Using Feedforward Compensation by a Low-Pass Filter”, IEICE Transactions on Fundamentals of Electronics, vol. E94A, No. 2, Feb. 2011, 611-616 (6 pages). |
Wang, Hui , et al., “Equalization Techniques for High-Speed Serial Interconnect Transceivers”, Solid-State and Integrated-Circuit Technology, 9th International Conference on ICSICT, Piscataway, NJ, Oct. 20, 2008, 1-4 (4 pages). |
Number | Date | Country | |
---|---|---|---|
20190123943 A1 | Apr 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15812917 | Nov 2017 | US |
Child | 16225206 | US | |
Parent | 15271065 | Sep 2016 | US |
Child | 15812917 | US | |
Parent | 15070911 | Mar 2016 | US |
Child | 15271065 | US | |
Parent | 13895206 | May 2013 | US |
Child | 15070911 | US |