The present invention relates to a method and system for determining when a semiconductor device, e.g., a semiconductor chip or wafer, is connected to a plurality of chips or wafers in a stack, and more specifically, relates to one or more electrical circuits in a semiconductor chip or wafer for determining when the semiconductor chip or wafer is stand alone, versus, connected to a plurality of chips or wafers in a three-dimensional chip or wafer stack.
Semiconductor chip manufacturing may include processes and sub-processes for fabrication of the chip which require testing of singular semiconductor chips as a stand alone and not connected to one or more chips, for example in a stacked configuration. Similarly, testing of the chip may be required when the chip is in a stacked configuration connected to one or more chips in a package.
During the process of fabricating a three dimensional stack of semiconductor chips, there may be a need to operate a chip, or a specific circuit blocks in a chip, in different modes when the chip is tested alone, that is, as a stand alone, as opposed to when the chip is tested in a stacked configuration, that is, connected to other chips. In addition, for electrical test purposes, it may be necessary to identify if a chip is stacked, that is, connected to one or more other chips, or in a stand alone configuration.
It would therefore be desirable to provide a method and a system for detecting, and indicating, when a semiconductor structure such as a chip or wafer (or, for example, a component of a multi layer chip or wafer) is in a stand alone configuration, or a communicative configuration with one or more other chips or wafers, for example, electrically connected to other chips or wafers in a stacked configuration.
According to an aspect of the invention, a method for testing one or more semiconductor structures for a three-dimensional structure stack includes: controlling a logic signal of a first circuit in a first semiconductor structure connected to a supply voltage to indicate a first state during pre-assembly testing of the first semiconductor structure; and controlling the logic signal to indicate a second state when the first circuit is connected to a second circuit of a second semiconductor structure resulting in a combined circuit, the combined circuit being in a three-dimensional semiconductor structure stack comprising the first and second semiconductor structures during post-assembly testing of the three-dimensional semiconductor structure stack.
In another aspect of the invention, a system for testing one or more semiconductor chips or wafers for a three-dimensional semiconductor structure stack includes a first circuit for controlling a logic signal in a first chip or wafer connected to a supply voltage to indicate a first state during pre-assembly testing of the first chip. The system further includes a second circuit of a second chip or wafer for controlling the logic signal to indicate a second state when the first circuit is connected to the second circuit of the second chip resulting in a combined circuit. The combined circuit is in a three-dimensional chip or wafer stack during post-assembly testing of the three-dimensional chip or wafer stack.
These and other objects, features and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings. The various features of the drawings are not to scale as the illustrations are for clarity in facilitating one skilled in the art in understanding the invention in conjunction with the detailed description. In the drawings:
Referring to
The chip 12, as shown in
Alternatively, the first electrical element, for example, may be a weak PFET (P (positive)-channel field-effect transistor, or a MOSFET (metal-oxide-semiconductor field-effect transistor)). The resistor 14 shown in
A digital logic gate, embodied herein as the driver 20, may be, for example, an inverter, a driver, or other logic gate. The circuit 10 and other electrical connection of the chip 12 may be connected at the node 18.
During fabrication of a chip or a multi chip package, the circuit 10 may be physically and electrically connected to one or more additional chips in a chip stack. For example, the chip stack may include multiple chips in a stack, such as, three or four stacked chips. As the chips are attached in the stack, the logical output changes state as will be described below. The present disclosure may apply to a plurality of stacked wafers, at the wafer level of semiconductor processing, as well as the chip level of processing as in the embodiment of the invention shown in
Referring to
In the embodiment shown in
In contrast to the first circuit 10 introduced in
In both the first and the second circuits 10, 70, the resistors are sized properly to achieve the desired resulting digital (or logical) output at node 18. In the first circuit 10, the pull-up resistor 14 is sized appropriately to allow enough current to pass through the circuit so that the driver input can be pulled high (logical or binary 1) if no additional circuit is connected to the pin/pad 22 (as shown in
Alternatively, the logical 1 and 0 in the above embodiment of the invention could be reversed, for example, using an appropriate pull up or pull down resistor.
Alternatively, for example, using FETs (field-effect transistors) to replace the resistors, as discussed above, a pull-down NFET (negative channel field effect transistor) may be used instead of the resistor 69 and be connected through the TSV 64 to fight a weak PFET (positive channel field effect transistor) instead of the resistor 14. In this arrangement, the input/output of the driver 20 becomes a logic 0, when the first chip 12 is connected to the second chip 52, as shown in
The power source 80 of the chip stack 50 (shown in
Referring to
As shown in
A third wafer 130 includes a circuit 70, as similarly used in chip 52 shown in
Similarly to the chip stack package 50 shown in
In the wafer stack 100 shown in
The present invention, as illustrated in the exemplary embodiments disclosed herein, provides a solution to the shortcomings of current methods and systems by providing a method and system for a semiconductor electronic component such as a semiconductor chip or wafer to indicate when the chip or wafer is in a stand alone configuration or connected to other chips or wafers. The chip or wafer includes a circuit that operates in one mode (e.g., a first mode) while the chip is stand alone, versus another mode (e.g., a second mode) after the chip is connected to additional chips. As discussed above, this may also be applied to metal levels within a chip or wafer. For example, a lower metal level test may be conducted when the metal level is in a stand alone configuration, that is, unconnected to additional levels. As embodied herein, the circuits enables a chip to indicate a state, further indicating whether the chip is stand alone or connected to other chips, thereby providing the indication based on its physical configuration.
Thereby, the present embodiments of the disclosure provide a technique to detect when the chip is in a stand alone configuration as a single chip, or is configured as a 3D-enabled chip. The logical output at node 18 indicates a logical output when the chip is in the stand alone state, which is opposite to the logical output of the chip when in the three dimensional configuration when, for example, the first chip 12 is connected to a plurality of chips in a stack of chips and connected to a power source. The output signal change does not require an additional electrical input particular to, or exclusively for, the first and second circuits in order change the signal output. As a result, the physical connection of the first circuit 10 in the first chip 12 determines the output signal at node 18, which provides a valuable indication of the configuration of the first chip 12 for testing purposes, that is, whether the first chip 12 is stand alone, or connected to other chips in a chip stack.
While the present invention has been particularly shown and described with respect to one or more preferred embodiments thereof for exemplary purposes, it will be understood by those skilled in the art that changes in forms and details may be made without departing from the spirit and scope of the present application. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated herein, but falls within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5760447 | Tsuboi | Jun 1998 | A |
5946545 | Bertin et al. | Aug 1999 | A |
5968192 | Kornachuk et al. | Oct 1999 | A |
6560740 | Zuraski, Jr. et al. | May 2003 | B1 |
7184915 | Hansquine et al. | Feb 2007 | B2 |
7216278 | Andreev et al. | May 2007 | B2 |
7304355 | Zhang | Dec 2007 | B2 |
7379316 | Rajan | May 2008 | B2 |
7539967 | Orthner et al. | May 2009 | B1 |
7599205 | Rajan | Oct 2009 | B2 |
7631236 | Gorman et al. | Dec 2009 | B2 |
7702975 | Gorman et al. | Apr 2010 | B2 |
7735031 | Chickanosky et al. | Jun 2010 | B2 |
7752004 | Gajendran et al. | Jul 2010 | B1 |
7763911 | Zhang | Jul 2010 | B2 |
7797594 | Parulkar et al. | Sep 2010 | B1 |
7895028 | Anand et al. | Feb 2011 | B2 |
7904770 | Toms | Mar 2011 | B2 |
7913202 | Bernstein et al. | Mar 2011 | B2 |
7925949 | Jeddeloh | Apr 2011 | B2 |
7977962 | Hargan et al. | Jul 2011 | B2 |
8040745 | Shibata | Oct 2011 | B2 |
8060774 | Smith et al. | Nov 2011 | B2 |
8080442 | Leedy | Dec 2011 | B2 |
8124429 | Norman | Feb 2012 | B2 |
8144497 | Silvestri | Mar 2012 | B2 |
8698140 | Ito et al. | Apr 2014 | B2 |
8853847 | Gorman et al. | Oct 2014 | B2 |
20040041151 | Rice | Mar 2004 | A1 |
20050237681 | Chen | Oct 2005 | A1 |
20050263759 | Shiozawa | Dec 2005 | A1 |
20060156134 | Mukherjee et al. | Jul 2006 | A1 |
20060179377 | Dawson et al. | Aug 2006 | A1 |
20070001708 | Bertin et al. | Jan 2007 | A1 |
20070027977 | Schlansker et al. | Feb 2007 | A1 |
20070096759 | Weinraub | May 2007 | A1 |
20080068039 | Bernstein et al. | Mar 2008 | A1 |
20080215944 | Averbuj et al. | Sep 2008 | A1 |
20100097094 | Jang | Apr 2010 | A1 |
20100194422 | Ito | Aug 2010 | A1 |
20100195364 | Riho | Aug 2010 | A1 |
20100332177 | Wu et al. | Dec 2010 | A1 |
20110007538 | Jung et al. | Jan 2011 | A1 |
20110102011 | Van der Plas et al. | May 2011 | A1 |
20110235456 | Jin | Sep 2011 | A1 |
20110309881 | Yasuda et al. | Dec 2011 | A1 |
20120104388 | Choi et al. | May 2012 | A1 |
20120110402 | Wang et al. | May 2012 | A1 |
20120147979 | Best et al. | Jun 2012 | A1 |
20120262198 | Riho | Oct 2012 | A1 |
20120280231 | Ito et al. | Nov 2012 | A1 |
Number | Date | Country |
---|---|---|
2004253046 | Sep 2004 | JP |
2010027658 | Feb 2010 | JP |
2011082449 | Apr 2011 | JP |
1020050028934 | Mar 2005 | KR |
10-0652416 | Nov 2006 | KR |
0173459 | Oct 2001 | WO |
2009033631 | Mar 2009 | WO |
2014084992 | Jun 2014 | WO |
Entry |
---|
International Search Report/Written Opinion; PCT/US2013/066527; Feb. 18, 2014. |
Pending U.S. Appl. No. 13/656,844, filed Oct. 22, 2012, entitled “Stacked Chip Module with Integrated Circuit Chips Having Integratable Built-In-Self-Maintenance Blocks”. |
US 7,404,171, 07/2008, Diamond et al. (withdrawn). |
U.S. Appl. No. 13/656,836, Office Action Communication dated Mar. 24, 2014. |
U.S. Appl. No. 13/656,836, Notice of Allowance dated Jun. 6, 2014. |
U.S. Appl. No. 13/656,844, Office Action Communication dated Apr. 1, 2014. |
U.S. Appl. No. 13/656,844, Notice of Allowance dated Jun. 24, 2014. |
Abstracted Publication No: RD 439133A, Nov. 10, 2000, Derwent Acct. No: 2002-120410, Title: A method for scan based memory test to supplement built-in self-test has ABIST controller to load and execute a unique pattern to all arrays in parallel. |
IBM, “Method of Utilizing Thermal Diodes for Power Generation and Cooling in Stacked Multi-Chip Modules”, IP.com No. IPCOM000168299D, Publication Date: Mar. 5, 2008. |
Number | Date | Country | |
---|---|---|---|
20140145750 A1 | May 2014 | US |