Claims
- 1. Digital to analog conversion circuitry comprising a path for processing data in a 1-bit format comprising:
- a first portion of a finite impulse response filter comprising a preselected number of delay elements for receiving a stream of data in the 1-bit format and outputting a plurality of signals in response; and
- a switched capacitor digital to analog converter forming a second portion of the finite impulse response filter having a plurality of elements each receiving a one of the plurality of signals selected as a function of a set of filter coefficients, said converter summing the plurality of signals and outputting an analog data stream.
- 2. The digital to analog conversion circuitry of claim 1 wherein the set of filter coefficients is selected to provide droop compensation for filters in a data path including the digital to analog conversion circuitry.
- 3. The digital to analog conversion circuit of claim 1 wherein the switched-capacitor converter comprises a Sooch buffer.
- 4. The digital to analog conversion circuitry of claim 1 wherein at least one of the set of coefficients is negative.
- 5. The digital to analog conversion circuitry of claim 1 wherein an output of at least one of the delay elements is coupled to a plurality of the elements of the switched-capacitor converter.
- 6. The digital to analog conversion circuitry of claim 1 wherein the set of coefficients is selected such that a dc gain of the finite impulse response filter is approximately 0 dB.
- 7. The digital to analog conversion circuitry of claim 1 wherein the set of coefficients is selected to minimize near-out-of-band noise.
- 8. The digital to analog conversion circuitry of claim 1 wherein the data comprises 1-bit digital audio data.
- 9. A single chip digital to analog conversion subsystem comprising:
- an interface for receiving digital audio data in a 1-bit format; and
- a finite impulse response filter including a plurality of delay elements for delaying the 1-bit audio data by a preselected amount and a switched-capacitor DAC/filter for summing data from a plurality of outputs of said delay elements selected to effectuate a set of filter coefficients to generate a filtered analog signal, said DAC/filter having a a pole at a preselected frequency to minimize near-out-of-band noise.
- 10. The subsystem of claim 9 wherein at least some of said coefficients are preselected to generate peaking frequencies close to a selected passband edge of said filtered analog signal.
- 11. The subsystem of claim 9 wherein at least some of said coefficients are preselected to locate a filter zero near a selected passband edge of said filtered analog signal.
- 12. The subsystem of claim 9 and further comprising circuitry for processing multibit PCM audio data received by said interface.
- 13. The subsystem of claim 12 wherein said circuitry for processing multi-bit words of audio data comprises:
- an interpolation filter for increasing a data rate of said multi-bit data;
- a modulator for reducing a number of bits in said multi-bit words of audio data received from said interpolation filter;
- dynamic element matching logic receiving said audio data from said modulator for shaping output noise; and
- a multiplexer for selectively coupling said data output from said matching logic with said switched-capacitor DAC/filter.
- 14. The subsystem of claim 9 wherein said switched-capacitor DAC/filter comprises:
- a plurality of sampling capacitors;
- a first plurality of switches for sampling data received from said delay elements onto said sampling capacitors during a first timing phase; and
- a second plurality of switches for transferring said data from said sampling capacitors to a summing node of an operational amplifier during a second timing phase.
- 15. A digital audio processing system comprising:
- a source of a stream of 1-bit format digital audio data; and
- a converter for converting the 1-bit format digital audio data received from said source of audio data into an analog format comprising a finite impulse response filter operating in response to a preselected set of filter coefficients for filtering said stream of data in the 1-bit format and outputting a filtered analog data stream in response.
- 16. The system of claim 15 wherein said source of said stream comprises a compact disk player.
- 17. The system of claim 15 wherein said source of said stream comprises a digital audio tape player.
- 18. The system of claim 15 wherein said source of said stream comprises a digital video disk player.
- 19. A method for processing 1-bit format digital audio data using a multibit DAC, the method comprising the steps of:
- passing the stream of digital data through a plurality of delay elements; and
- summing selected output in accordance with a set of filter coefficients of the delay elements using a switched capacitor multibit DAC and generating audio data in an analog format in response.
- 20. The method of claim 19 and further comprising the step of selecting at least one of the coefficients to be negative to locate peaking frequencies close to a desired passband of the data in the analog format.
- 21. The method of claim 19 wherein a number of the plurality of delay elements is greater than a number of inputs to the switched capacitor circuit.
- 22. The method of claim 19 wherein the delay elements comprise a part of a finite impulse response filter and the switched capacitor circuitry comprises a Sooch buffer.
CROSS-REFERENCE TO RELATED APPLICATION
The following co-pending and co-assigned application contains related information and is hereby incorporated by reference: Ser. No. 09/253,427 (Attorney Docket No. 091 0-CE (P073US)), entitled "REFERENCE VOLTAGE CIRCUITRY FOR USE IN SWITCHED-CAPACITOR APPLICATIONS", by inventor Jason Powell Rhode, filed Dec. 31, 1998.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5008674 |
Da Franca et al. |
Apr 1991 |
|
5012245 |
Scott et al. |
Apr 1991 |
|