Claims
- 1. An apparatus for processing a signal, comprising:
a selected one of a class-AB circuit and a class-B circuit, the selected one having at least one input and at least one bias, the at least one input being adapted to receive at least one input signal, and the selected one being configured to process the at least one input signal to thereby generate at least one output signal related to the at least one input signal by an input-output characteristic having a crossover region which introduces distortion; and an amplitude detector configured to perform the operations of:
receiving the at least one input signal, detecting at least one amplitude of the at least one input signal, and dynamically adjusting the at least one bias in accordance with the at least one amplitude, wherein the at least one bias controls a level of the at least one output signal such that the at least one output signal avoids the crossover region.
- 2. An apparatus as recited in claim 1, wherein the selected one comprises an amplifier.
- 3. An apparatus as recited in claim 1, wherein the selected one comprises a filter.
- 4. An apparatus as recited in claim 3, wherein the filter is internally non-linear.
- 5. An apparatus as recited in claim 3, wherein the filter comprises a companding filter.
- 6. An apparatus as recited in claim 3, wherein the filter comprises a log-domain filter.
- 7. An apparatus as recited in claim 1, wherein the amplitude detector comprises a filtered rectifier.
- 8. An apparatus as recited in claim 1, wherein the amplitude detector comprises a filter-exponentiator configured to low-pass-filter and exponentiate a detected signal comprising the at least one input signal, thereby generating a filtered-exponentiated signal, wherein an output signal of the amplitude detector comprises the filtered-exponentiated signal, and wherein the detected signal comprises the output signal of the amplitude detector.
- 9. An apparatus for processing a signal, comprising a filter having at least one input and at least one bias, wherein the at least one input comprises:
a first input for receiving a first input signal; and a second input for receiving a second input signal, wherein the filter is configured to perform the steps of: applying a first filtering operation to the first input signal, thereby generating a first output signal which is communicated to at least one output of the filter, the first filtering operation having a first frequency characteristic in which low frequencies are suppressed, and applying a second filtering operation to the second input signal, the second input signal controlling the at least one bias, the second filtering operation having a second frequency characteristic in which low frequencies are passed, and the second input signal being adjusted in accordance with an amplitude of the first input signal.
- 10. An apparatus as recited in claim 9, wherein the first frequency characteristic comprises at least one of a band-pass characteristic and a high-pass characteristic, the at least one bias being isolated from low-frequency components of the first input signal.
- 11. An apparatus for processing a signal, comprising a filter having:
at least one input; and first and second biases, wherein the at least one input comprises first and second inputs, the first input being adapted to receive a first input signal and a first bias signal related to an amplitude of at least one of the first and second input signals, the first bias signal being for controlling the first bias, the second input being adapted to receive a second input signal and a second bias signal, the second bias signal being for controlling the second bias, the second bias signal being approximately equal to the first bias signal, and the filter being configured to filter a difference of the first and second input signals, thereby generating a filter output signal.
- 12. An apparatus as recited in claim 11, wherein the filter is internally non-linear.
- 13. An apparatus as recited in claim 11, further comprising an amplitude detector configured to perform the operations of:
receiving the at least one of the first and second input signals; detecting the amplitude; and adjusting at least one of the first and second biases in accordance with the amplitude.
- 14. An apparatus as recited in claim 11, wherein the filter comprises a companding filter.
- 15. An apparatus as recited in claim 11, wherein the filter comprises a log-domain filter.
- 16. An apparatus as recited in claim 11, wherein the filter is configured to apply, to a third input signal comprising at least one of the first and second input signals, a compression operation, a filtering operation, and an expansion operation.
- 17. An apparatus as recited in claim 16, wherein the filter comprises a compression section, comprising:
a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first current-carrying terminal being for receiving the third input signal, and the second current-carrying terminal being adapted to be connected to a first voltage source; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being connected to the first current-carrying terminal, the third current-carrying terminal being connected to the first signal-receiving terminal, and the fourth current-carrying terminal being adapted to be connected to a second voltage source, wherein an output signal of the compression operation comprises a voltage at the second signal-receiving terminal.
- 18. An apparatus as recited in claim 17, wherein the filter further comprises an expansion section, comprising:
a third transistor having a third signal-receiving terminal and fifth and sixth current-carrying terminals, the third signal-receiving terminal being for receiving the output signal of the compression operation; and a high-frequency shunt connected between the third signal-receiving terminal and the fifth current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the sixth current-carrying terminal.
- 19. An apparatus as recited in claim 16, wherein the filter comprises an expansion section, comprising:
a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being for receiving an output signal of the compression operation; and a high-frequency shunt connected between the signal-receiving terminal and the first current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the second current-carrying terminal.
- 20. An apparatus as recited in claim 16, wherein the filter comprises a compression section, comprising a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first signal-receiving terminal being adapted to be connected to a first voltage source, the first current-carrying terminal being configured to receive the third input signal, and the second current-carrying terminal being adapted to be connected to a current source, wherein an output signal of the compression operation comprises a voltage at the second current-carrying terminal.
- 21. An apparatus as recited in claim 20, further comprising:
a first node for receiving the output signal of the compression operation; a high-frequency shunt adapted to be connected between the first node and at least one of the first voltage source and a second voltage source; and an expansion section, comprising a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being adapted to be connected to at least one of the first voltage source, the second voltage source, and a third voltage source, and the fourth current-carrying terminal being for receiving a signal from the first node, wherein an output signal of the filter comprises a signal generated at the third current-carrying terminal.
- 22. An apparatus as recited in claim 16, wherein the filter comprises an expansion section, comprising a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being adapted to be connected to a voltage source, and the second current-carrying terminal being for receiving an output signal of the compression operation, wherein an output signal of the filter comprises a signal generated at the first current-carrying terminal.
- 23. An apparatus as recited in claim 16, wherein the third input signal further comprises at least one of the first and second bias signals.
- 24. A combined filter, comprising:
a first filter having:
a first filter configuration, a first bias input for receiving a first bias, a first input for receiving a first input signal, and a first output for providing a first output signal; a second filter having:
a second filter configuration, a second bias input for receiving a second bias, a second input for receiving a second input signal, and a second output for providing a second output signal, the second filter configuration matching the first filter configuration, the first bias and the second bias being adjusted in accordance with at least one amplitude of at least one of the first input signal and the second input signal, and the first bias and the second bias being adjusted to be approximately equal; and a combined filter output configured to provide a combined output signal comprising a difference of the first output signal and the second output signal.
- 25. A combined filter as recited in claim 24, wherein the second input signal is approximately equal to an inverse of the first input signal.
- 26. A combined filter as recited in claim 24, wherein the first input signal comprises a third input signal and a first bias control signal for controlling the first bias, and wherein the second input signal comprises a second bias control signal for controlling the second bias, the second bias control signal being approximately equal to the first bias control signal.
- 27. A combined filter as recited in claim 26, wherein the second input signal further comprises a fourth input signal approximately equal to an inverse of the third input signal.
- 28. A combined filter as recited in claim 24, further comprising a differencing block configured to perform the operations of:
receiving the first output signal; receiving the second output signal; and generating a single-ended output signal comprising a difference of the first and second output signals.
- 29. An apparatus for processing a signal, comprising:
a first transistor, comprising:
a first signal-receiving terminal, a first current-carrying terminal adapted to be connected to a voltage source, and a second current-carrying terminal connected to the first signal-receiving terminal; a second transistor, comprising:
a second signal-receiving terminal connected to the first signal-receiving terminal, a third current-carrying terminal adapted to be connected to the voltage source, and a fourth current-carrying terminal; a first adjustable current source in communication with the second current-carrying terminal and allowing a first bias current to flow through the second current-carrying terminal; a second adjustable current source in communication with the fourth current-carrying terminal and allowing a second bias current to flow through the fourth current-carrying terminal, the second bias current being approximately equal to the first bias current, and the first and second adjustable current sources being adjusted in accordance with an amplitude of a first input signal coupled into at least one of the second current-carrying terminal and the fourth current-carrying terminal; and an output connected to the fourth current-carrying terminal.
- 30. An apparatus as recited in claim 29, further comprising:
a third transistor, comprising:
a fifth current-carrying terminal connected to the second current-carrying terminal, a sixth current-carrying terminal connected to the first adjustable current source, and a first input terminal for receiving a second input signal; and a fourth transistor, comprising:
a seventh current-carrying terminal connected to the fourth current-carrying terminal, an eighth current-carrying terminal connected to the second adjustable current source, and a second input terminal for receiving a third input signal, wherein the first input signal comprises a difference of the second and third input signals.
- 31. An apparatus as recited in claim 29, wherein the first adjustable current source comprises a third transistor, the first transistor comprising:
a fifth current-carrying terminal connected to a voltage source; a sixth current-carrying terminal connected to the second current-carrying terminal; and a first transistor input terminal, wherein the second adjustable current source comprises a fourth transistor, the second transistor comprising: a seventh current-carrying terminal connected to the voltage source; an eighth current-carrying terminal connected to the fourth current-carrying terminal; and a second transistor input terminal connected to the first transistor input terminal, the first transistor input terminal and the second transistor input terminal being adapted to receive a bias control voltage which is adjusted in accordance with the amplitude of the first input signal.
- 32. An apparatus for processing a signal, comprising:
a dynamically biased signal-processing circuit having an input and an output; and a feedback path providing a feedback signal from the output to the input.
- 33. An apparatus as recited in claim 32, further comprising:
a differencing block configured to perform the operations of:
receiving the feedback signal, receiving an input signal, and generating a difference of the input signal and the feedback signal; and a gain stage configured to perform the operations of:
receiving the difference, amplifying the difference to thereby generate an amplified signal, and providing the amplified signal to the input.
- 34. An apparatus as recited in claim 32, wherein the dynamically biased signal-processing circuit comprises a filter.
- 35. An apparatus as recited in claim 34, wherein the filter comprises a companding filter.
- 36. A signal-size detector, comprising:
a differencing block configured to perform the operations of:
receiving a first input signal, receiving a second input signal, and generating a difference signal comprising a difference of the first and second input signals; an exponentiator configured to exponentiate a signal comprising the difference signal, thereby generating an exponentiated signal, wherein an output signal of the detector comprises the exponentiated signal; and a filter configured to perform low-pass filtering of a signal comprising the difference signal, thereby generating a filtered signal, wherein the output signal further comprises the filtered signal, and wherein the second input signal comprises the output signal.
- 37. A signal-size detector as recited in claim 36, wherein the exponentiator and the low-pass filter are combined to form an exponentiator-filter, comprising:
a transistor having an input terminal and first and second current-carrying terminals, the first current-carrying terminal being adapted to be connected to at least one voltage source, the second current-carrying terminal being connected to an output of the exponentiator-filter, and the input terminal being connected to an input of the exponentiator-filter; and a high-frequency shunt adapted to be connected between the input terminal and the at least one voltage source, the high-frequency shunt comprising a capacitor.
- 38. A signal-size detector, comprising:
first, second, third, fourth, and fifth nodes, wherein an input signal is received by the first node; a first transistor, comprising:
a first signal-receiving terminal connected to the second node, a first current-carrying terminal connected to the third node, and a second current-carrying terminal adapted to receive a first bias current; a second transistor, comprising:
a second signal-receiving terminal connected to the fourth node, a third current-carrying terminal connected to the third node, and a fourth current-carrying terminal adapted to receive a second bias current, the fourth current-carrying terminal being connected to the fourth node; a high-frequency shunt connected between the fourth node and a first voltage node, the first voltage node being adapted to be connected to a first voltage source; a third transistor, comprising:
a third signal-receiving terminal connected to the fourth node, a fifth current-carrying terminal connected to the fifth node, and a sixth current-carrying terminal adapted to receive a third bias current; and a fourth transistor, comprising:
a fourth signal-receiving terminal adapted to be connected to a second voltage source, a seventh current-carrying terminal connected to the fifth node, and an eighth current-carrying terminal connected to the first node.
- 39. A signal-size detector as recited in claim 38, further comprising:
a voltage limiter connected between the first node and the fourth signal-receiving terminal; a fifth transistor, comprising:
a fifth signal-receiving terminal connected to the fourth node, a ninth current-carrying terminal connected to a sixth node, and a tenth current-carrying terminal adapted to receive a fourth bias current; a sixth transistor, comprising:
a sixth signal-receiving terminal adapted to be connected to the second voltage source, an eleventh current-carrying terminal connected to the sixth node, and a twelfth current-carrying terminal; and a current mirror, comprising:
a controlling branch in communication with the twelfth current-carrying terminal, wherein the controlling branch is adapted to conduct a controlling current, and a controlled branch adapted to conduct a controlled current, wherein the current mirror is configured to control the controlled current in accordance with the controlling current.
- 40. A method of processing a signal, comprising:
receiving at least one input signal into a selected one of a class-AB circuit and a class-B circuit, the selected one having at least one bias; processing, by the selected one, the at least one input signal to thereby generate at least one output signal related to the at least one input signal by an input-output characteristic having a crossover region which introduces distortion; receiving, into an amplitude detector, the at least one input signal; detecting, by the amplitude detector, at least one amplitude of the at least one input signal; and dynamically adjusting, by the amplitude detector, the at least one bias in accordance with the at least one amplitude, wherein the at least one bias controls a level of the at least one output signal such that the at least one output signal avoids the crossover region.
- 41. A method as recited in claim 40, wherein the selected one comprises an amplifier.
- 42. A method as recited in claim 40, wherein the selected one comprises a filter.
- 43. A method as recited in claim 42, wherein the filter is internally non-linear.
- 44. A method as recited in claim 42, wherein the filter comprises a companding filter.
- 45. A method as recited in claim 42, wherein the filter comprises a log-domain filter.
- 46. A method as recited in claim 40, wherein the amplitude detector comprises a filtered rectifier.
- 47. A method of as recited in claim 39, further comprising:
low-pass-filtering and exponentiating a detected signal comprising the at least one input signal, thereby generating a filtered-exponentiated signal; and generating a detector output signal comprising the filtered-exponentiated signal, wherein the detected signal comprises the detector output signal.
- 48. A method of processing a signal, comprising:
receiving a first input signal into a filter having at least one bias; receiving a second input signal into the filter; using the filter to apply a first filtering operation to the first input signal, thereby generating a first output signal which is communicated to at least one output of the filter, the first filtering operation having a first frequency characteristic in which low frequencies are suppressed; using the filter to apply a second filtering operation to the second input signal, the second input signal controlling the at least one bias, the second filtering operation having a second frequency characteristic in which low frequencies are passed; and adjusting the second input signal in accordance with an amplitude of the first input signal.
- 49. A method as recited in claim 48, wherein the first frequency characteristic comprises at least one of a band-pass characteristic and a high-pass characteristic, the at least one bias being isolated from low-frequency components of the first input signal.
- 50. A method of processing a signal, comprising:
receiving a first input signal into a filter having first and second biases; receiving a second input signal into the filter; receiving, into the filter, a first bias signal related to an amplitude of at least one of the first and second input signals, the first bias signal being for controlling the first bias; receiving, into the filter, a second bias signal, the second bias signal being for controlling the second bias, and the second bias signal being approximately equal to the first bias signal; and filtering a difference of the first and second input signals, thereby generating a filter output signal.
- 51. A method as recited in claim 50, wherein the filter is internally non-linear.
- 52. A method as recited in claim 50, further comprising:
receiving the at least one of the first and second input signals into an amplitude detector; detecting, by the amplitude detector, the amplitude; and adjusting, by the amplitude detector, at least one of the first and second biases in accordance with the amplitude.
- 53. A method as recited in claim 50, wherein the filter comprises a companding filter.
- 54. A method as recited in claim 50, wherein the filter comprises a log-domain filter.
- 55. A method as recited in claim 50, further comprising:
compressing, by the filter, a third input signal comprising the at least one of the first and second input signals; filtering the third signal; and expanding the third signal.
- 56. A method as recited in claim 55, wherein the compressing step is performed by a compression section, comprising:
a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first current-carrying terminal being for receiving the third input signal, and the second current-carrying terminal being adapted to receive a first voltage; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being connected to the first current-carrying terminal, the third current-carrying terminal being connected to the first signal-receiving terminal, and the fourth current-carrying terminal being adapted to be connected to a second voltage source, wherein an output signal of the compressing step comprises a voltage at the second signal-receiving terminal.
- 57. A method as recited in claim 56, wherein the expanding step is performed by an expansion section, comprising:
a third transistor having a third signal-receiving terminal and fifth and sixth current-carrying terminals, the third signal-receiving terminal being for receiving the output signal of the compressing step; and a high-frequency shunt connected between the third signal-receiving terminal and the fifth current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the sixth current-carrying terminal.
- 58. A method as recited in claim 55, wherein the expanding step is performed by an expansion section, comprising:
a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being for receiving an output signal of the compressing step; and a high-frequency shunt connected between the signal-receiving terminal and the first current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the second current-carrying terminal.
- 59. A method as recited in claim 55, wherein the compression step is performed by a compression section, comprising a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first signal-receiving terminal being adapted to be connected to a first voltage source, the first current-carrying terminal being configured to receive the third input signal, and the second current-carrying terminal being adapted to be connected to a current source, wherein an output signal of the compressing step comprises a voltage at the second current-carrying terminal.
- 60. A method as recited in claim 59, wherein the expanding step is performed by an expansion section, comprising:
a first node for receiving the output signal of the compressing step; a high-frequency shunt adapted to be connected between the first node and at least one of the first voltage source and a second voltage source; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being adapted to be connected to at least one of the first voltage source, the second voltage source, and a third voltage source, the fourth current-carrying terminal being for receiving a signal from the first node, wherein an output signal of the filter comprises a signal generated at the third current-carrying terminal.
- 61. A method as recited in claim 55, wherein the expanding step is performed by an expansion section, comprising a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being adapted to be connected to a voltage source, and the second current-carrying terminal being for receiving an output signal of the compressing step, wherein an output signal of the filter comprises a signal generated at the first current-carrying terminal.
- 62. A method as recited in claim 55, wherein the third input signal further comprises at least one of the first and second bias signals.
- 63. A method of processing a signal, comprising:
receiving a first input signal into a first filter having a first filter configuration and a first bias; using the first filter to generate a first output signal; receiving a second input signal into a second filter having a second filter configuration and a second bias, the second filter configuration matching the first filter configuration, the first bias and the second bias being adjusted in accordance with at least one amplitude of at least one of the first input signal and the second input signal, and the first bias and the second bias being adjusted to be approximately equal; using the second filter to generate a second output signal; and providing a combined output signal comprising a difference of the first output signal and the second output signal.
- 64. A method as recited in claim 63, wherein the second input signal is approximately equal to an inverse of the first input signal.
- 65. A method as recited in claim 63, wherein the first input signal comprises a third input signal and a first bias control signal for controlling the first bias, and wherein the second input signal comprises a second bias control signal for controlling the second bias, the second bias control signal being approximately equal to the first bias control signal.
- 66. A method as recited in claim 65, wherein the second input signal further comprises a fourth input signal approximately equal to an inverse of the third input signal.
- 67. A method as recited in claim 63, further comprising:
receiving the first output signal; receiving the second output signal; and generating a single-ended output signal comprising a difference of the first and second output signals.
- 68. A method of processing a signal, comprising:
using a first transistor to control a current in a second transistor, wherein the first transistor comprises:
a first signal-receiving terminal, a first current-carrying terminal adapted to be connected to a voltage source, and a second current-carrying terminal connected to the first signal-receiving terminal, and wherein the second transistor comprises: a second signal-receiving terminal connected to the first signal-receiving terminal, a third current-carrying terminal adapted to be connected to the voltage source, and a fourth current-carrying terminal; using a first adjustable current source in communication with the second current-carrying terminal to allow a first bias current to flow through the second current-carrying terminal; using a second adjustable current source in communication with the fourth current-carrying terminal to allow a second bias current to flow through the fourth current-carrying terminal, such that the second bias current is approximately equal to the first bias current; adjusting the first and second adjustable current sources in accordance with an amplitude of a first input signal coupled into at least one of the second current-carrying terminal and the fourth current-carrying terminal; and providing an output signal from an output connected to the fourth current-carrying terminal.
- 69. A method as recited in claim 68, further comprising controlling the output signal in accordance with the input signal, wherein the controlling step is performed using a circuit comprising:
a third transistor, comprising:
a fifth current-carrying terminal connected to the second current-carrying terminal, a sixth current-carrying terminal connected to the first adjustable current source, and a first input terminal for receiving a second input signal; and a fourth transistor, comprising:
a seventh current-carrying terminal connected to the fourth current-carrying terminal, an eighth current-carrying terminal connected to the second adjustable current source, and a second input terminal for receiving a third input signal, wherein the first input signal comprises a difference of the second and third input signals.
- 70. A method as recited in claim 68, wherein the first adjustable current source comprises a third transistor, the first transistor comprising:
a fifth current-carrying terminal connected to a voltage source; a sixth current-carrying terminal connected to the second current-carrying terminal; and a first transistor input terminal, wherein the second adjustable current source comprises a fourth transistor, the second transistor comprising: a seventh current-carrying terminal connected to the voltage source; an eighth current-carrying terminal connected to the fourth current-carrying terminal; and a second transistor input terminal connected to the first transistor input terminal, the first transistor input terminal and the second transistor input terminal being adapted to receive a bias control voltage which is adjusted in accordance with the amplitude of the first input signal.
- 71. A method of processing a signal, comprising:
dynamically biasing a signal-processing circuit having an input and an output; and providing a feedback signal from the output to the input.
- 72. A method as recited in claim 71, further comprising:
receiving the communication; receiving an input signal; generating a difference of the input signal and the feedback signal; amplifying the difference to thereby generate an amplified signal; and providing the amplified signal to the input.
- 73. A method as recited in claim 71, wherein the signal-processing circuit comprises a filter.
- 74. A method as recited in claim 73, wherein the filter comprises a companding filter.
- 75. A method of detecting signal size, comprising:
receiving a first input signal; receiving a second input signal; generating a difference signal comprising a difference of the first and second input signals; exponentiating a signal comprising the difference signal, thereby generating an exponentiated signal; low-pass filtering a signal comprising the difference signal, thereby generating a filtered signal; and generating an output signal comprising the exponentiated signal and the filtered signal, wherein the second input signal comprises the output signal.
- 76. A method as recited in claim 75, wherein the steps of exponentiating and low-pass filtering are combined to form an exponentiating-filtering step, comprising:
receiving the signal comprising the difference signal into an input terminal of a transistor having first and second current-carrying terminals, the first current-carrying terminal being adapted to be connected to at least one voltage source, and the second current-carrying terminal being connected to an output terminal; and suppressing high-frequency components of the signal comprising the difference signal, using a high-frequency shunt adapted to be connected between the input terminal and the at least one voltage source, the high-frequency shunt comprising a capacitor.
- 77. A method of detecting signal-size, comprising:
receiving an input signal into a first node; driving a first bias current through a first transistor, the first transistor comprising:
a first signal-receiving terminal connected to a second node, a first current-carrying terminal connected to a third node, and a second current-carrying terminal through which the first bias current is driven; driving a second bias current through a second transistor, the second transistor comprising:
a second signal-receiving terminal connected to a fourth node, a third current-carrying terminal connected to the third node, and a fourth current-carrying terminal through which the second bias current is driven, the fourth current-carrying terminal being connected to the fourth node; using a high-frequency shunt to suppress high frequency components of the input signal, the high-frequency shunt being adapted to be connected between the fourth node and a first voltage source; driving a third bias current through a third transistor, the third transistor comprising:
a third signal-receiving terminal connected to the fourth node, a fifth current-carrying terminal connected to a fifth node, and a sixth current-carrying terminal through which the third bias current is driven; and receiving an error signal from a fourth transistor, the fourth transistor comprising:
a first signal-receiving terminal adapted to be connected to a second voltage source, a seventh current-carrying terminal connected to the fifth node, and an eighth current-carrying terminal connected to the first node.
- 78. A method as recited in claim 77, further comprising:
limiting a voltage between the first node and the second voltage source; driving a fourth bias current through a fifth transistor, the fifth transistor comprising:
a fifth signal-receiving terminal connected to the fourth node, a ninth current-carrying terminal connected to a sixth node, and a tenth current-carrying terminal through which the fourth bias current is driven; using a sixth transistor to drive a controlling current through a controlling branch of a current mirror, the sixth transistor comprising:
a sixth signal-receiving terminal adapted to be connected to the second voltage source, an eleventh current-carrying terminal connected to the sixth node, and a twelfth current-carrying terminal in communication with the controlling branch; and using the current mirror to control an output current in accordance with the controlling current, the output current flowing through a controlled branch of the current mirror.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. Provisional Patent Application entitled “Circuits with Dynamic Biasing,” Serial No. 60/180,311, which was filed on Feb. 4, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60180311 |
Feb 2000 |
US |