Circuits with dynamic biasing

Information

  • Patent Grant
  • 6683492
  • Patent Number
    6,683,492
  • Date Filed
    Tuesday, January 28, 2003
    21 years ago
  • Date Issued
    Tuesday, January 27, 2004
    20 years ago
Abstract
Techniques are provided for the implementation of dynamically biased circuits. In these circuits, bias currents are varied according to signal amplitude. Benefits include reduced power dissipation, reduced noise, and increased dynamic range. The techniques can be employed in various types of circuits such as, for example, amplifiers, log-domain circuits, and filters.
Description




BACKGROUND OF THE INVENTION




In order to conserve energy in electronic circuits, particularly in battery-operated electronics, it is preferable to use bias currents which are no larger than necessary. Therefore, because the minimum required bias current tends to depend on signal amplitude, it is often desirable to use actual bias currents which are dependent on the amplitude of the signal. An additional advantage of amplitude-dependent biasing is that, if the bias current is only as large as needed, it will produce the least possible amount of noise (e.g., shot noise). These advantages have been discussed in the electronics literature with respect to at least one specific log-domain circuit. D. R. Frey and Y. P. Tsividis, “Syllabically Companding Log Domain Filter Using Dynamic Biasing,” Electronics Letters, vol. 33, no. 5, Aug. 28, 1997. Amplitude-dependent biasing can used in other circuits, e.g., amplifiers. However, one potential problem is that the bias can, in some cases, interact with the signal. Accordingly, there is a need for circuits in which the bias control and the signal properties are “orthogonal”—i.e., do not interact with each other.




SUMMARY OF THE INVENTION




It is therefore an object of the invention to provide a circuit which can accommodate signals of various amplitudes in an energy-efficient manner.




It is a further object of the invention to provide a circuit which can accommodate signals of various amplitudes while maintaining a high signal-to-noise ratio.




It is yet another object of the invention to provide a circuit which can accommodate signals of various amplitudes while avoiding excessive interaction between the bias control and the signal.




These and other objects are accomplished by a circuit having a bias which can be adjusted according to a signal which is received, generated, or transmitted by the circuit.




In accordance with one aspect of the invention, a signal is processed using an apparatus comprising: (1) a selected one of a class-AB circuit and a class-B circuit, the selected one having at least one input and at least one bias, the at least one input being adapted to receive at least one input signal, and the selected one being configured to process the at least one input signal to thereby generate at least one output signal related to the at least one input signal by an input-output characteristic having a crossover region which exhibits distortion; and (2) an amplitude detector configured to perform the operations of: (a) receiving the at least one input signal; (b) detecting at least one amplitude of the at least one input signal, and (c) dynamically adjusting the at least one bias in accordance with the at least one amplitude, wherein the at least one bias controls a level of the at least one output signal such that the at least one output signal avoids the crossover region.




In accordance with another aspect of the invention, a signal is processed using a filter having at least one input and at least one bias, wherein the at least one input comprises: (1) a first input for receiving a first input signal; and (2) a second input for receiving a second input signal, wherein the filter is configured to perform the steps of: (a) applying a first filtering operation to the first input signal, thereby generating a first output signal which is communicated to at least one output of the filter, the first filtering operation having a first frequency characteristic in which low frequencies are suppressed, and (b) applying a second filtering operation to the second input signal, the second input signal controlling the at least one bias, the second filtering operation having a second frequency characteristic in which low frequencies are passed, and the second input signal being adjusted in accordance with an amplitude of the first input signal.




In accordance with an additional aspect of the invention, a signal is processed using a filter having at least one input and first and second biases, wherein the at least one input comprises first and second inputs, the first input being adapted to receive a first input signal and a first bias signal related to an amplitude of at least one of the first and second input signals, the first bias signal being for controlling the first bias, the second input being adapted to receive a second input signal and a second bias signal, the second bias signal being for controlling the second bias, the second bias signal being approximately equal to the first bias signal, and the filter being configured to filter a difference of first and second input signals, thereby generating a filter output signal.




In accordance with another aspect of the invention, a signal is processed using a combined filter comprising: (1) a first filter having a first filter configuration, a first bias input for receiving a first bias, a first input for receiving a first input signal, and a first output for providing a first output signal; (2) a second filter having a second filter configuration, a second bias input for receiving a second bias, a second input for receiving a second input signal, and a second output for providing a second output signal, the second filter configuration matching the first filter configuration, the first bias and the second bias being adjusted in accordance with at least one amplitude of at least one of the first input signal and the second input signal, and the first bias and the second bias being adjusted to be approximately equal; and (3) a combined filter output configured to provide a combined output signal comprising a difference of the first output signal and the second output signal.




In accordance with yet another aspect of the invention, a signal is processed using an apparatus comprising: (1) a first transistor, comprising a first signal-receiving terminal, a first current-carrying terminal adapted to be connected to a voltage source, and a second current-carrying terminal connected to the first signal-receiving terminal; (2) a second transistor, comprising: a second signal-receiving terminal connected to the first signal-receiving terminal, a third current-carrying terminal adapted to be connected to the voltage source, and a fourth current-carrying terminal; (3) a first adjustable current source in communication with the second current-carrying terminal and allowing a first bias current to flow through the second current-carrying terminal; (4) a second adjustable current source in communication with the fourth current-carrying terminal and allowing a second bias current to flow through the fourth current-carrying terminal, the second bias current being approximately equal to the first bias current, and the first and second adjustable current sources being adjusted in accordance with an amplitude of a first input signal coupled into at least one of the second current-carrying terminal and the fourth current-carrying terminal; and (5) an output connected to the fourth current-carrying terminal.




In accordance with an additional aspect of the invention, a signal is processed using an apparatus comprising: (1) a dynamically biased signal-processing circuit having an input and an output; and (2) a feedback path providing a feedback signal from the output to the input.




In accordance with a further aspect of the invention, a signal size is detected by a detector comprising: (1) a differencing block configured to perform the operations of: (a) receiving a first input signal, (b) receiving a second input signal, and (c) generating a difference signal comprising a difference of the first and second input signals; (2) an exponentiator configured to exponentiate a signal comprising the difference signal, thereby generating an exponentiated signal, wherein an output signal of the detector comprises the exponentiated signal; and (3) a filter configured to perform low-pass filtering of a signal comprising the difference signal, thereby generating a filtered signal, wherein the output signal further comprises the filtered signal, and wherein the second input signal comprises the output signal.




In accordance with yet another aspect of the invention, a signal size is detected by a detector comprising: (1) first, second, third, fourth, and fifth nodes, wherein an input signal is received by the first node; (2) a first transistor, comprising: (a) a first signal-receiving terminal connected to the second node, (b) a first current-carrying terminal connected to the third node, and (c) a second current-carrying terminal adapted to receive a first bias current; (3) a second transistor, comprising: (a) a second signal-receiving terminal connected to the fourth node, (b) a third current-carrying terminal connected to the third node, and (c) a fourth current-carrying terminal adapted to receive a second bias current, the fourth current-carrying terminal being connected to the fourth node; (4) a high-frequency shunt connected between the fourth node and a first voltage node, the first voltage node being adapted to be connected to a first voltage source; (5) a third transistor, comprising: (a) a third signal-receiving terminal connected to the fourth node, (b) a fifth current-carrying terminal connected to the fifth node, and (c) a sixth current-carrying terminal adapted to receive a third bias current; and (6) a fourth transistor, comprising: (a) a fourth signal-receiving terminal adapted to be connected to a second voltage source, (b) a seventh current-carrying terminal connected to the fifth node, and (c) an eighth current-carrying terminal connected to the first node.











BRIEF DESCRIPTION OF THE DRAWINGS




Further objects, features, and advantages of the invention will become apparent from the following detailed description taken in conjunction with the accompanying figures showing illustrative embodiments of the invention, in which:





FIG. 1

is a schematic diagram illustrating a transconductor having dynamic biasing in accordance with the invention;





FIG. 2

is a schematic diagram illustrating an amplifier output stage having dynamic biasing in accordance with the invention;





FIG. 3

is a block diagram illustrating a feedback amplifier having a dynamically biased output stage in accordance with the invention;





FIG. 4

is a voltage graph illustrating the use of dynamic biasing to avoid crossover distortion in a circuit in accordance with the invention;





FIG. 5

is a block diagram illustrating the use of dynamic biasing applied to a low-pass input of a circuit in accordance with the invention;





FIG. 6

is a block diagram illustrating the use of dynamic biasing applied to the input of a circuit having an internal low-pass node in accordance with the invention;





FIG. 7

is a block diagram illustrating the use of an auxiliary circuit for dynamic bias in accordance with the invention;





FIG. 8



a


is a schematic diagram illustrating a first-order log-domain filter in accordance with the invention;





FIG. 8



b


is a schematic diagram illustrating a replica of the circuit of

FIG. 8



a


, in accordance with the invention;





FIG. 9



a


is a block diagram illustrating a circuit having a differential output in accordance with the invention;





FIG. 9



b


is a block diagram illustrating a circuit having a single-ended output in accordance with the invention;





FIG. 10



a


is a graph of input current, and the envelope thereof, being received by a circuit in accordance with the invention;





FIG. 10



b


is a graph of differential output of a circuit in accordance with the invention;





FIG. 10



c


is a graph of voltage at a node within a circuit in accordance with the invention, wherein the circuit is dynamically biased;





FIG. 10



d


is a graph of voltage at a node within a circuit in accordance with the invention, wherein the circuit has a constant bias;





FIG. 10



e


is a graph of noise current of a circuit in accordance with the invention, wherein the circuit is dynamically biased;





FIG. 10



f


is a graph of noise current in a circuit in accordance with the invention, wherein the circuit has a constant bias;





FIG. 11

is a block diagram illustrating an envelope detector in accordance with the invention;





FIG. 12

is a schematic diagram illustrating a current-mode envelope detector in accordance with the invention;





FIG. 13

is a schematic diagram illustrating a current mirror circuit in accordance with the invention;





FIG. 14

is a schematic diagram illustrating a class-AB log-domain filter in accordance with the invention;





FIG. 15



a


is a block diagram illustrating a linear, lossy-low-pass filter;





FIG. 15



b


is a block diagram illustrating a companding low-pass filter having input-output characteristics similar to those of the filter of

FIG. 15



a;







FIG. 16

is a schematic diagram illustrating a circuit including the envelope detector of

FIG. 12

coupled to a current mirror circuit in accordance with the invention;





FIG. 17



a


is a schematic diagram illustrating a band-pass filter;





FIG. 17



b


is a schematic diagram illustrating a band-pass filter having an auxiliary input for the introduction of dynamic bias in accordance with the invention;





FIG. 18

is a graph of simulated frequency response of the band-pass filter of

FIG. 17



b;







FIG. 19

is a schematic diagram illustrating an exemplary Tow-Thomas biquad circuit having band-pass and low-pass outputs;





FIG. 20



a


is a block diagram illustrating a log-domain filter;





FIG. 20



b


is a block diagram illustrating a log-domain filter with an input stage omitted;





FIG. 21

is a block diagram illustrating the use of a multiple-stage auxiliary circuit in accordance with the invention;





FIG. 22

is a schematic diagram illustrating a compensation circuit in accordance with the invention;





FIG. 23

is a schematic diagram illustrating a feedback arrangement in accordance with the invention;





FIG. 24

is a schematic diagram illustrating an amplifier in accordance with the invention; and





FIG. 25

is a schematic diagram illustrating a log-domain filter in accordance with the invention.











Throughout the figures, unless otherwise stated, the same reference numerals and characters are used to denote like features, elements, components, or portions of the illustrated embodiments. Moreover, while the subject invention will now be described in detail with reference to the figures, and in connection with the illustrative embodiments, changes and modifications can be made to the described embodiments without departing from the true scope and spirit of the subject invention as defined by the appended claims.




DETAILED DESCRIPTION OF THE INVENTION





FIG. 1

illustrates an example of a transconductor circuit which is dynamically biased in accordance with the invention. The circuit of

FIG. 1

is powered by voltage sources V


CC


and V


L100


. It is to be noted that voltage (i.e., electrical potential) is inherently relative, and accordingly, the term “voltage source,” as used herein, is defined to include ground (i.e., a voltage source producing a voltage of zero). In particular, in the circuit of

FIG. 1

, either of V


CC


and V


L100


can be a connection to ground. The same is true for at least one voltage source in each of the circuits disclosed herein.




In the circuit of

FIG. 1

, transistors Q


102


and Q


104


form a current mirror which sends current through transistors Q


1


and Q


2


, respectively. The emitters of transistors Q


1


and Q


2


are connected by a resistor R


106


. Each of transistors Q


1


and Q


2


is biased with a bias current I


E


which flows through its current-carrying terminals—specifically its emitter and collector. The transconductor of

FIG. 1

is operated in a differential mode in which the input voltage V


i


is applied across the respective signal-receiving terminals (i.e., the base terminals) of the transistors Q


1


and Q


2


. The transconductor produces an output current I


O


.




If the transconductance of the bipolar transistors is much larger than 1/R


106


, the transconductance of the stage, I


i


/V


O


, becomes approximately equal to 1/R


106


, independently of I


E


. Accordingly, I


E


can be set at the minimum value required for a given signal. Specifically, a high value of I


E


can be used for large signals, and a low value of I


E


can be used for small signals.




In order to establish the most suitable bias of a signal processing circuit—such as, for example, a transconductor, an amplifier, or a filter—it can be desirable to base the bias upon a signal representing the amplitude or envelope of the signal being processed. The amplitude or envelope signal can be received from an external source, or can be generated using an envelope detector. A low-pass-filtered rectifier, well-known for use in many other applications, is one example of a circuit which can be used as an envelope detector.




It is to be noted that the circuit of

FIG. 1

can also be reconfigured to have a topology in which the current sources I


E


are connected to V


CC


, the current mirror is connected to V


L100


, the NPN transistors are replaced with PNP transistors, and the PNP transistors are replaced with NPN transistors.




The technique of the invention can also be employed in the output stage of an amplifier, an example of which is illustrated in FIG.


2


. The output stage of

FIG. 2

is powered by two voltage sources V


DD


and V


L200


. The circuit includes p-channel field effect transistors (“FETs”) F


202


and F


204


which serve as current sources and are controlled by a bias voltage V


C


. The bias voltage V


C


is applied to the signal-receiving terminal—in this case, the gate—of each of p-channel transistors F


202


and F


204


. The bias currents flowing through the current-carrying terminals—in this case, the sources and drains—of p-channel FETs F


202


and F


204


are fed into respective drain terminals of n-channel FETs F


206


and F


208


. The gates of n-channel transistors F


206


and F


208


are connected by a resistor R


210


. The gate and drain of FET F


206


are connected together. An input voltage V


i


is coupled to the gate of n-channel FET F


208


through a capacitor C


212


. An output voltage V


O


and an output current I


O


are generated at the connected drains of n-channel transistor F


208


and p-channel transistor F


204


. In accordance with the invention, the bias voltage V


c


can be adjusted according to the input signal, such that F


202


and F


204


produce higher bias currents for larger signals and lower bias currents for smaller signals.




One method of feeding a signal into a circuit is through alternating current (“AC”) coupling—for example, through a capacitor, as illustrated in FIG.


2


. However, other techniques can also be used. In the circuit of

FIG. 2

, the transconductance of the stage will depend on the bias current. If there is high gain in front of this stage, and the entire circuit is operated in a closed-loop (i.e., feedback) mode, such bias-dependent transconductance need not have a large effect on the transfer function of the entire circuit. In addition, the stage can be reconfigured by using p-channel FETs in the circuit mirror and n-channel FETs to control the bias current; in such a reconfigured circuit, the sources of the p-channel FETs of the current mirror would be connected to V


dd


, and the sources of the n-channel biasing FETs would be connected to V


L200


.




In accordance with the invention, dynamically biased circuits can be designed as shown in FIG.


3


. In the circuit of

FIG. 3

, an input signal u


3


passes through the positive input of a differencing block


302


, from which the difference signal d


3


passes to a gain stage


304


where it is amplified to produce an amplified signal w


3


. In this example, the gain stage


304


is assumed to have a very large gain—ideally ∞. The amplified signal w


3


enters a dynamically biased circuit


306


which generates an output signal y


3


. The bias of the dynamically biased circuit


306


is controlled by a bias control


310


. A feedback path


308


connects the output of the dynamically biased circuit


306


to the negative input of the differencing block


302


. The difference signal d


3


seen by the gain stage is u


3


−βy


3


, where β is the feedback factor (β<1 for an amplifier). In the steady state of the feedback loop, the difference signal d


3


=u


3


−βy


3


is 0. This implies that the output attains a value y


3


=u


3


/β. It is to be noted that the value of y


3


is independent of any quantity other than the input u


3


. Therefore, it can be seen that the bias of the dynamically biased circuit has no effect on the output. As a result, disturbances due to bias changes are reduced due to the application of feedback.




In particular, when the bias of the dynamically biased circuit


306


is changed, the output tends to change. However, the changed output y


3


, through the negative feedback loop


308


and the gain stage


304


, causes a change in the input w


3


of the dynamically biased circuit


306


in such a manner as to counteract the influence of the bias


310


and restore the output y


3


to its original value. An advantage of the circuit of

FIG. 3

, as compared to a class-B circuit, is that the circuit of

FIG. 3

produces no crossover distortion.




There are several ways in which one may configure dynamically biased circuit topologies. For example, a low-pass class B or class AB circuit can be dynamically biased to avoid the crossover region, where large distortion usually occurs. An exemplary voltage characteristic of such a circuit is illustrated in FIG.


4


. In this example, the average value of the input signal V


in


, is varied, so that V


in


(t) always stays clear of the high-distortion region of the voltage characteristic. By this technique, the bias is controlled to be sufficient to preserve the linearity of the circuit, but otherwise to be as small as possible so that low power dissipation—and in some circuits, low noise—is achieved.




Additional examples of circuits in accordance with the invention are illustrated in

FIGS. 5 and 6

. The circuit


502


of

FIG. 5

; which can be, for example, a filter or an amplifier, is not a low-pass circuit. Therefore, because the bias tends to be slowly varying, it can be beneficial to apply the bias to a separate, low-pass input


504


, and to apply the signal being processed to the main input


506


, as shown in FIG.


5


. The circuit generates an output signal


508


.





FIGS. 17



a


and


17




b


illustrate an example of a type of filter, in this case a band-pass filter, which can be dynamically biased using a low-pass input in accordance with the invention.

FIG. 17



a


illustrates an exemplary band-pass filter having an input u


bp


and an output y


17


. The filter includes two resistors R


173


and R


174


and a capacitor C


172


which serve as an input network. The filter also includes an amplifier


175


with a gain of −k, where k is a positive number—e.g., a positive integer. Feedback is provided by a feedback capacitor C


171


.





FIG. 24

illustrates an example of an amplifier which can be used as the amplifier


175


in the circuit of FIG.


17


. The exemplary amplifier


175


includes transistors Q


2401


and Q


2402


and resistors R


L1


, R


E1


, and R


E2


. The signal-receiving terminal (i.e., the base) of Q


2401


, receives an input voltage V


i24


. The transistor Q


2401


has current-carrying terminals—a collector and an emitter. The collector of Q


2401


is connected to the signal-receiving terminal (i.e., the base) of transistor Q


2402


, and is also connected to a voltage source V


H24


through a resistor R


L1


. The emitter of Q


2401


is connected to another voltage source V


L24


through an additional resistor R


E1


. In the specific example illustrated in

FIG. 24

, V


H24


has a higher voltage than V


L24


. Q


2401


, R


L1


, and R


E1


—form an emitter degenerated amplifier stage having a gain of −k, where k=R


L1


/R


E1


. The output voltage of this stage is the collector voltage V


C2401


of Q


2401


.




In the illustrated amplifier


175


, transistor Q


2402


and resistor R


E2


form an emitter follower stage having a gain of 1. The base of Q


2402


receives the amplified voltage V


C2401


from the collector of Q


2401


. The collector of Q


2402


is connected to voltage source V


L24


. The emitter of Q


2402


is connected to voltage source V


H24


through resistor R


E2


. The output voltage V


024


of the emitter follower—which is also the output voltage of the entire amplifier


175


—is the voltage at the collector of Q


2402


.




The gain −k of the amplifier


175


does not strongly depend on the bias currents I


E2401


and I


E2402


flowing through Q


2401


and Q


2402


, respectively. However, the bias currents I


E2401


and I


E2402


affect the size of the input voltage V


i24


that can be accommodated by the amplifier


175


. Furthermore, a direct current (“DC”) voltage component V


inDC


of the input voltage V


i24


can affect the bias currents I


E2401


and I


E2402


, as is demonstrated below.




The bias current I


E2401


flowing the Q


2401


is:








I




E2401


=(


V




inDC




−V




be24


)/


R




E1


,






where V


be24


is the base-emitter voltage of the transistors Q


2401


and Q


2402


. The bias current I


E2402


flowing through Q


2402


is:








I




E2402


=[(


V




inDC




−V




be24


)


R




L1




/R




E1




−V




be24




]/R




E2


.






It can thus be seen that the bias currents I


E2401


and I


E2402


of the amplifier


175


can be controlled by adjusting the DC component V


inDC


of the input voltage V


i24


received by the amplifier


175


. For example, V


inDC


can be reduced if the AC amplitude of V


i24


is small, thereby reducing the bias currents I


E2401


and I


E2402


. Because of the reduced bias currents I


E2401


and I


E2402


, the amplifier


175


has reduced power consumption.




For the application of dynamic biasing to the circuit of

FIG. 17



a


, it might not be effective simply to add a bias to the input u


bp


, because any DC components of u


bp


are blocked, by C


172


, from reaching the input of the amplifier


175


. In fact, in the circuit of

FIG. 17



a


, the DC gain from the input u


bp


to the output y


17


is essentially zero. However, in accordance with the invention, this circuit can be reconfigured to provide another input through which DC signals can reach the amplifier


175


. For example, as illustrated in

FIG. 17



b


, the originally grounded end of R


174


can be disconnected from ground and used as an auxiliary input u


1p


. From this auxiliary input u


1p


to the output y


17


, the filter has a low-pass characteristic. Accordingly, a dynamic bias—which tends to be slowly varying—can be applied to this input u


1p


.

FIG. 18

illustrates exemplary simulated transfer functions of the filter of

FIG. 17



b


, from the main and auxiliary inputs u


bp


and u


1p


to the output y


17


. The component values used for the circuit simulation of

FIG. 18

are: R


173


=R


174


=1 kΩ, C


171


=C


172


=0.1 μF, and k=8. As can be seen from

FIG. 18

, transfer function from the input u


bp


of the filter to the output y


17


vanishes at both low and high frequencies. However, the transfer function from the auxiliary input u


1p


to the output y


17


vanishes only for high frequencies. Specifically, in this example, it can be seen that the DC (i.e., very low frequency) gain is essentially zero for the main input u


bp


and 1 for the auxiliary input u


1p


.




If a circuit comprises a low-pass circuit


602


, as illustrated in

FIG. 6

, it is possible to have the same input


604


for both the bias


610


and the signal


612


, yet separate outputs


606


and


608


. The bias


610


and the signal


612


can, optionally, be combined using a voltage adder


614


, to thereby generate the input signal


604


. Furthermore, although the intended output of the circuit


602


may not be low-pass, some internal portions of the circuit can, in some cases, be adjusted even if the bias control is itself low-frequency. Such a technique can be used, for example, in topologies derived from the Tow-Thomas biquad.




An example of such a biquad circuit is illustrated in FIG.


19


. The circuit receives an input voltage u


19


and generates a band-pass output voltage y


bp


and a low-pass output voltage y


1p


. The input signal u


19


is fed through an input resistor R


1904


to the negative input terminal of a first amplifier


1918


, which produces the band-pass output voltage y


bp


. A feedback circuit including a resistor R


1902


and a capacitor C


1914


, connected in parallel, provide coupling between the output and negative input of the first amplifier


1918


. The band-pass output signal y


bp


is fed through a resistor R


1912


into the negative input of a second amplifier


1920


, which generates the low-pass output voltage y


1p


. A feedback capacitor C


1916


connects the output and negative input of the second amplifier


1920


.




Finally, a feedback circuit connects the low-pass output Y


1p


with the negative input terminal of the first amplifier


1918


. The feedback circuit includes a third amplifier


1922


and three resistors R


1910


, R


1908


, and R


1906


. Resistor R


1910


connects the low-pass output y


1p


with the negative input of the third amplifier


1922


. The output of the third amplifier


1922


is connected, through R


1906


, to the negative input of the first amplifier


1918


. Resistor R


1908


connects the output and negative input of the third amplifier


1922


. It is to be noted that any or all of the amplifiers


1918


,


1920


, and


1922


shown in

FIG. 19

can comprise the amplifier


175


illustrated in FIG.


24


. The amplifier


175


of

FIG. 24

has been discussed extensively above for use in the circuits of

FIGS. 17



a


and


17




b.






In accordance with the invention, a dynamic bias can be applied to the band-pass output—which can also serve as a low-pass input—of the circuit of FIG.


19


. Such a technique allows adjustment of the low-pass portion of the circuit (which includes the second amplifier


1920


), thereby providing benefits such as increased energy efficiency, reduced noise, and increased dynamic range, as discussed above.




In some filters it may not be possible to adequately control multiple points within a filter from a single bias input, because the individual transfer functions of various portions of the circuit may be different. In such a case, it can be beneficial to use an auxiliary circuit such as shown in

FIG. 7

, and feed individual bias control signals


706


to multiple points in the main circuit. The auxiliary circuit


702


can be approximately similar to the main circuit


704


. Individual envelope or mean value extraction circuits can, optionally, be used to generate the various outputs


706


. The auxiliary circuit


702


can, optionally, be a low-pass equivalent of the main circuit


704


, and can be fed by the envelope (or mean value, etc.) of the input


708


, such that the individual bias control signals


706


are delayed by suitable amounts before being fed to the main circuit


704


. In particular, if the main circuit


704


is a filter, there are typically phase shifts at the various internal nodes. The auxiliary circuit


702


preferably mimics these phase shifts such that the bias control signals


706


adjust the respective internal nodes of the main circuit


704


using the correct phases.





FIG. 21

further illustrates the use of such an auxiliary circuit. The auxiliary circuit


702


of

FIG. 21

includes multiple stages


2102


which can, optionally, be essentially identical to the multiple stages


2106


of the main circuit


704


. Each of the stages


2102


of the auxiliary circuit produces an output signal


2108


which can be essentially identical, in both amplitude and phase, to the intermediate signals


2110


present between the respective stages


2106


of the main circuit


704


. Each of the output signals


2108


is sent into its own envelope detector


2104


which generates a bias control signal


706


for the appropriate portion of the main filter


704


. Because the auxiliary circuit


702


matches the main circuit


704


, any phase or time shifts present in the main circuit


704


are also present in the respective outputs


2108


of the auxiliary circuit


702


. As a result, each of the bias control signals


706


is phase or time shifted by the proper amount.




It may be desirable to use two matching versions of a signal-processing circuit, each fed by different polarity signals, with the outputs of the two versions being subtracted so that the bias component cancels out, as described in further detail below with respect to a particular log-domain circuit. In another embodiment, the signal and bias can be fed to one circuit, while the second circuit receives only the bias.




In accordance with an additional embodiment of the invention, an externally linear time-invariant filter—which can be internally non-linear—can be biased dynamically (i.e., variably) in accordance with the signal so that large signals do not overload the filter, and small signals are not buried under noise. For example, a log-domain filter can be biased in such a manner, and dynamic biasing can be used for other types of filters as well.





FIG. 8



a


illustrates an example of a first-order, log-domain, low-pass filter. Such a filter generally operates by performing a logarithm operation upon an input signal, filtering the resulting logarithmic signal, and performing an exponential (i.e., anti-logarithm) operation upon the filtered signal to restore the filtered, logarithmic signal to an output signal which is linearly related to the input signal. A log-domain filter is considered a “companding” filter because it first compresses the signal and then expands it. Generally, companding filters are internally non-linear, yet they can be designed to be externally linear—i.e., the output being linear with respect to the input.




The concept of companding is further illustrated by

FIGS. 15



a


and


15




b


.

FIG. 15



a


illustrates an exemplary linear first order filter. In the filter of

FIG. 15



a


, an integrator


1502


having a gain constant k is connected in a negative feedback loop with an amplifier


1504


having a gain of a/k. Negative feedback is provided using a differencing block


1506


. The resulting circuit is a low-pass filter having the following transfer function:







H


(
s
)


=



Y


(
s
)



U


(
s
)



=

k

s
+
a













which generally describes a low-pass filter having a bandwidth of a rad/s.

FIG. 15



b


illustrates a general companding equivalent of the low-pass filter in

FIG. 15



a


. A nonlinearity block


1512


having a non-linear function f(v) is used to provide the output y, and an amplifier


1508


having a gain of 1/f′(v), where f′(v), is the derivative of f(v), is used at the input. f(v) serves as an expander, and the amplifier with gain 1/f′(v) serves as a compressor. For example, in a log-domain filter, f(v) would be an exponential function. The compressor and expander, together with a modified feedback path


1510


, form a low-pass filter that is equivalent to the linear filter of

FIG. 15



a


and realizes the transfer function H(s) given above. The relation between the input u and the intermediate variable v is non-linear in

FIG. 15



b.






In the case of the circuit of

FIG. 8



a


, assuming that all of the transistors are ideal (i.e., that their base currents are zero or negligible), the input portion of the circuit, formed by transistors Q


1p


and Q


2p


, has a logarithmic voltage/current characteristic. Specifically, the base-emitter voltage of Q


2p


, V


be2p


, is approximately constant, and the base-emitter voltage of Q


1p


, V


be1p


, is proportional to the logarithm of the normalized input currents: V


be1p


=V


t


ln[(i


in


+I


bias


)/I


s


]. Therefore, the base voltage of Q


2p


, V


b2p


, is:







V




b2p




=V




be2p




+V




t


ln[(i


in




+I




bias


)/


I




s


],




where V


t


is the thermal voltage of Q


2p


and I


s


is the saturation current of Q


2p


.




The filter uses transistor Q


3p


to send the logarithmic component of V


b2p


into the base of transistor Q


4p


. At low frequencies, the output portion of the circuit, formed by transistor Q


4p


, produces a current i


4p


, into the collector of Q


4p


, which is exponentially related to the base voltage of Q


4p


:








i




4p




=K exp{


ln[(


i




in




+I




bias


)/


Is]}=K[


(


i




in




+I




bias


)/


I




s


],






where K is a constant.




Accordingly, the relationship between the input signal i


in


and the output signal i


outp


is ultimately linear. Low-pass filtering is provided by a high-frequency shunt—in this case, the capacitor C


1p


—which shorts out high-frequency signals at the base of Q


4p


. Ideally, in a log-domain filter, the relationship between the large signal currents i


1p


and i


4p


in the input and output transistors Q


1p


and Q


4p


, respectively, is linear and time invariant—assuming that i


1p


is always positive. Assuming that the base currents of Q


2p


and Q


3p


are negligible, i


1p


is the sum of an AC input signal i


in


and a bias current I


bias


. I


bias


is typically constant. The output i


outp


is obtained by subtracting (I


2p


/I


3p


)I


bias


from i


4p


. I


2p


/I


3p


is the DC gain of the filter.




In accordance with the invention, dynamic biasing can be applied to circuits such as the filter of

FIG. 8



a


, by varying I


bias


in accordance with the envelope of the input i


in


so that I


bias


is slightly larger than the minimum value required to keep i


1p


positive at all times. Such dynamic biasing lowers the power consumption and the output noise of the filter for small inputs, while enabling the circuit to accommodate very large inputs without excessive distortion.




Dynamic biasing also alters the “gain” from the input current to the internal voltages. Gain alteration has also been used for syllabic companding, which involves slowly varying the gain of an input amplifier in order to accommodate varying signal sizes and to maintain a relatively constant-amplitude output signal. However, dynamic biasing is simpler to implement than syllabic companding. On the other hand, in dynamic biasing systems, the time varying I


bias


is filtered along with the input signal, and is also included in the output signal. Accordingly, i


outp


is no longer merely a filtered version of i


in


but also includes a filtered version of I


bias


. Consequently, it can be preferable to use a compensation circuit for some applications, in order to compensate for the presence of the filtered I


bias


signal in the output signal.




An example of such a compensation circuit is illustrated in FIG.


22


. The circuit of

FIG. 22

is similar to the circuit for which compensation is desired—i.e., the circuit of

FIG. 8



a


. In particular, the compensation circuit of

FIG. 22

includes transistors Q


2201


, Q


2202


, Q


2203


, and Q


2204


, which behave similarly to the transistors Q


1p


, Q


2p


, Q


3p


, and Q


4p


, respectively, of the filter of

FIG. 8



a


. Capacitor C


2210


of

FIG. 22

provides low-pass filtering similarly to capacitor C


1p


of

FIG. 8



a


. However, the compensation circuit of

FIG. 22

includes an additional transistor Q


2206


which mirrors the current flowing through Q


2203


. The emitter current I


x


of Q


2206


is fed into the node


82


(in

FIG. 8



a


) to which the emitter of Q


3p


is connected. A current source I


min


provides bias current into the collector of Q


2201


.




The compensation circuit receives, into the collector of Q


2201


, the envelope I


E


of i


in


, rather than i


in


itself. For larger amplitude input signals, I


E


increases, causing an increase in the current flowing through Q


2203


. The increased current in Q


2203


causes an increase in the current I


x


which flows into node


82


of the filter of

FIG. 8



a


, thereby increasing the base voltage of Q


4p


. As a result, the quiescent (i.e. bias) current flowing through Q


4p


is increased, thereby enabling the exponentiator stage of the filter of

FIG. 8



a


to accommodate the larger input signal i


in


which is being received.




If the amplitude of i


in


decreases, I


E


decreases, which reduces I


x


. The voltage at node


82


drops, thereby decreasing the bias current flowing through Q


4p


. Consequently, power consumption and shot noise are reduced for input signals having smaller amplitudes.




Moreover, there is an additional method for distortionless dynamic biasing. In accordance with the invention, a single-ended filter such as the circuit illustrated in

FIG. 8



a


is duplicated. The duplicate circuit is operated with the same bias I


bias


but an inverted input−i


in


, as shown in

FIG. 8



b.






The duplicate circuit, an example of which is illustrated in

FIG. 8



b


, includes transistors Q


1n


, Q


2n


, Q


3n


, and Q


4n


which correspond to transistors Q


1p


, Q


2p


, Q


3p


, and Q


4p


of the original circuit, illustrated in

FIG. 8



a


. The circuit of

FIG. 8



b


also includes current sources I


2n


and I


3n


—which are of approximately equal value to I


2p


and/I


3p


, respectively, of the original circuit. Capacitor C


1n


of the duplicate circuit is approximately equal in value to C


1p


of the original circuit. The output transistor currents i


4p


and i


4n


in the respective filters of

FIGS. 8



a


and


8




b


can be written as:








i




4p


(


t


)=(


i




in


(


t


)+


I




bias


(


t


))*


h


(


t


);


i




4n


(


t


)=(−


i




in


(


t


)+


I




bias


(


t


))*


h


(


t


),  (1)






where h(t) is the impulse response of each filter (i.e., the impulse response between i


1p


and i


4p


, and between i


1n


and i


4n


, where all base currents are assumed to be zero or negligible) and “*” denotes convolution. In the differential output i


out


=i


4p


−i


4n


, the bias dependent term I


bias


(t)*h(t) cancels out, giving the result: i


out


(t)=2i


in


(t)*h(t). The relation between i


out


and i


in


is therefore linear and time invariant, and is the same (except for a factor of 2) as that between i


outp


and i


in


in the original log-domain filter (the circuit of

FIG. 8



a


) operating with a constant bias. No extra circuitry is required to compensate for the effect of I


bias


, because I


bias


is not present in the output.




In accordance with the invention, a dynamically biased log-domain filter can be operated pseudo-differentially to cancel the effects of time varying bias, as illustrated in

FIG. 9



a


. For example, two matching circuits


902


and


904


—which can be, for example, the circuits of

FIGS. 8



a


and


8




b


—can be used in the differential configuration illustrated in

FIG. 9



a


. The input signal of such a configuration would be 2i


in


, and the output signal would be i


4p


−i


4n


. Such a configuration can eliminate the need to provide a bias current of (I


2p


/I


3p


)I


bias


into transistor Q


4p


, or a bias current of (I


2n


/I


3n


)I


bias


into transistor Q


4n


. Furthermore, structures that operate using differential input (e.g. certain class-AB circuits) can also be used in

FIG. 9



a


. Such a differential circuit


908


is represented by the dotted lines of

FIG. 9



a.






In addition to cancellation of the bias dependent terms, pseudo-differential operation has benefits such as cancellation of even-order non-linearities and common mode interferences. For example, if the elements of a circuit are non-ideal—e.g., if the transistors in a log-domain filter have characteristics which deviate from ideal logarithms and exponentials—the input and bias signals can interact with the non-idealities to generate harmonics, especially even-order harmonics. Because even-order harmonics have the same sign and approximately the same values in both halves of a pseudo-differential circuit, these harmonics cancel, thereby providing improved signal quality.




Furthermore, if I


bias


contains noise, approximately the same noise signal, with the same sign, is present in each half of the circuit. Consequently, noise signals introduced by I


bias


are cancelled in the differential output. In contrast, the input signal i


in


is present with opposite signs in the respective halves of the circuit. Therefore, the input signal is not canceled in the differential output. As a result, the circuit of

FIG. 9



a


provides an improved signal-to-noise ratio.




In accordance with another aspect of the invention, the scheme shown in

FIG. 9



b


, in which the second filter


904


receives only the bias signal, can be used. The technique of supplying the input signal to only one of the filters can be advantageous for applications in which single-ended input is desired. Either of the arrangements of

FIGS. 9



a


and


9




b


can, optionally, include a differencing block


906


at the output, which can be advantageous for applications in which single-ended output is desired. Single-ended input and/or output can be desirable for, e.g., for proper interfacing with other circuits.




The linear time-invariant relation between the input and output transistor currents in a log domain filter enables the cancellation of time varying bias components at the output. In contrast, if time varying gains are placed before and after a classical linear filter, pseudo-differential operation does not result in a linear time-invariant system.




The base emitter voltage of Q


1p


in

FIG. 8



a


is given by: V


be1p


=V


t


ln[(i


in


+I


bias


)/I


s


]. An increase in the envelope of i


in


by a factor α causes I


bias


to increase by the same factor because I


bias


is derived from the envelope of i


in


. In other words, i


in1


becomes i


in2


=αi


in1


and I


bias1


becomes I


bias2


=αI


bias1


, where i


in1


and I


bias1


are the initial values of i


in


and I


bias


, and i


in2


and i


bias2


are the new values. Therefore, V


be1p1


(the initial value) becomes V


be1p2


(the new value):








V




be1p2




=V




t


ln[α(


i




in1




+I




bias1


)/


I




s




]=V




t


ln[(


i




in1




+I




bias1


)/


I




s




]+V




t


ln(α)=


V




be1p1




+V




t


ln(α).






It can thus be seen that V


be1p


undergoes only a DC shift equal to V


t


ln (α). Because of the linearity between i


1p


and i


4p


, it can be seen that V


be4p


also undergoes only a DC shift. Therefore, the AC signal applied to the voltage-mode filter


802


between the input and output transistors (enclosed by dashed lines in

FIG. 8



a


) remains the same regardless of the input signal strength if dynamic biasing is used. This confirms the analogy of dynamic biasing to syllabic companding. Like syllabic companding, dynamic biasing also increases the dynamic range of a log-domain filter.





FIG. 14

illustrates an exemplary class-AB instantaneous companding log-domain filter which can be dynamically biased in accordance with the invention. The filter of

FIG. 14

incorporates log-domain filters similar to those of

FIGS. 8



a


and


8




b


, in accordance with the invention. The left half of the filter includes transistors Q


1p


and Q


2p


which perform a logarithm operation upon the signal u


p


entering the left half. Transistors Q


3p


and Q


4p


restore the left half of the signal to linearity by performing an exponential operation upon the logarithmic signal. Capacitor C


1p


, which serves as a high-frequency shunt, provides low-pass filtering. Q


2p


is biased with a bias current I


2p


, and Q


3p


is biased with a bias current I


3p


. The right half of the filter includes components Q


1n


, Q


2n


, Q


3n


, Q


4n


, and C


1n


which perform the same functions—in the right half—as Q


1p


, Q


2p


, Q


3p


, Q


4p


and C


1p


perform in the left half. The two halves of the filter are cross-coupled using transistors Q


5p


and Q


5n


.




The difference current u


p


−u


n


is the input to the filter, and the difference current y


p


−y


n


is the output. The filter can operate in a class-AB mode in which the left half of the circuit handles positive portions of the input signal—i.e., when u


p


is positive and u


n


is negative—and the right half handles negative portions of the input signal—i.e., when u


p


is negative and u


n


is positive.





FIGS. 10



a


-


10




f


illustrate the results of a simulation, in accordance with the invention, of an exemplary pseudo-differential configuration of the low-pass filters of

FIGS. 8



a


and


8




b


, where the combined filter was configured to have a −3 dB frequency of 100 kHz (I


2p


=I


3p


=1 μA, C


1p


=61.5 pF). The input was a sinewave with a changing envelope (

FIG. 10



a


). The circuit was simulated in two different modes of operation: (i) with a dynamic bias 10% larger than the changing envelope, and (ii) with a constant bias 10% larger than the largest envelope (the largest envelope being 2 μA, as illustrated in

FIG. 10



a


). The constant bias case corresponds to classical class-A operation. The outputs of the filter in the two different modes are plotted in

FIG. 10



b


and are identical in this simulation.

FIGS. 10



c


and


10




d


show the base emitter voltage of Q


4p


(a voltage internal to the filter) in the two cases. Syllabic companding is clearly seen in

FIG. 10



c


—the internal voltage swing is constant regardless of the input amplitude. With a constant bias, the amplitude of the internal voltage varies with the input current, as can be seen in

FIG. 10



d


. The results of transient noise simulations are shown in

FIGS. 10



e


and


10




f


. It is evident from these figures that dynamic biasing provides noise reduction for small input signals. These results demonstrate the external linearity and syllabic companding nature of the dynamically biased filter.




The technique of the invention provides several advantages over conventional circuits. First, compensation circuits used in conventional circuits require extra design effort, in some cases as much as for the main filter, and add to the power consumption and noise of the overall filter. In contrast, the method of the invention—illustrated by example in

FIG. 9



a


—has no additional design overhead because the required filter is simply duplicated. Furthermore, the technique of the invention introduces no additional power consumption or noise because there is no “extra” circuitry other than the filter used to differentially process the input signal.





FIG. 25

illustrates an additional example of a log-domain filter which can be dynamically biased in accordance with the invention. Similarly to the log-domain filter of FIG.


8




a


, the log-domain filter of

FIG. 25

can be used in one or both of filter blocks


902


and


904


of the circuits of

FIGS. 9



a


and


9




b


. The filter of

FIG. 25

receives an input signal u


2500


which, if the filter is used in block


902


of one of the circuits of

FIGS. 9



a


and


9




b


, equals i


in


+I


bias


. Transistors Q


2501


, Q


2502


, and Q


2503


are biased with currents I


bias


, I


2502


, and I


2503


, respectively. The output signal y


2500


is the collector current of transistor Q


2504


. The emitters of Q


2501


and Q


2503


are connected to each other, as are the emitters of Q


2502


and Q


2504


. A bias voltage V


25bias


fixes the base voltages of Q


2501


and Q


2504


. The bases of Q


2502


and Q


2503


are connected to each other, and are also connected to V


25bias


through a capacitor C


2510


.




A FET F


2506


is used, in a feedback arrangement, to control the current flowing through Q


2501


. The FET F


2506


serves as a regulated current source. The source terminal of F


2506


is connected to a voltage source V


L25


. The drain of F


2506


is connected to the emitter of Q


2501


. The gate of F


2506


is connected to the collector of Q


2501


. If Q


2501


is in a region of its operating characteristic—i.e., its current—characteristic—in which its collector current would tend to exceed u


2500


, the collector voltage of Q


2501


drops, causing the gate voltage of F


2506


to drop. The drop in gate voltage causes the drain current of F


2506


to decrease, which increases the emitter voltage of Q


2501


. The increase in emitter voltage decreases the base-emitter voltage V


be2501


of Q


2501


, which tends to cause a decrease in the collector current of Q


2501


. If, on the other hand, Q


2501


is in a region of its operating characteristic in which its collector current would tend to be less than u


2500


, the opposite result occurs: V


be2501


is increased, which tends to cause an increase in the collector current of Q


2501


. In equilibrium, the collector current and base-emitter voltage V


be2501


of Q


2501


are thus regulated to maintain the transistor Q


2501


in a region of its operating characteristic in which the collector current of Q


2501


is exponentially dependent upon the base-emitter voltage V


be2501


, and in which the base-emitter voltage V


be2501


is logarithmically related to the collector current of Q


2501


.




As a result, Q


2501


performs a logarithm operation on u


2500


, thereby generating V


be2501


. Because the base voltage of Q


2501


is fixed by V


25bias


, the resulting logarithm signal is present at the emitters of Q


2501


and Q


2503


. Because the base and collector of Q


2503


are connected together, Q


2503


acts as a diode which communicates the logarithm signal to the base of Q


2502


. High-frequency signal components are suppressed by a high-frequency shunt—in this case, capacitor C


2510


—connected between the base of Q


2502


and voltage source V


25bias


. Q


2502


is biased by a current I


2502


. The collector current and base-emitter voltage of Q


2502


are regulated by a FET F


2508


which operates similarly to the FET F


2506


which regulates the collector current and base-emitter voltage V


be2501


of Q


2501


.




Transmitter Q


2502


communicates the low-pass-filtered, logarithm signal from the base of Q


2502


to the emitter of Q


2502


, this emitter being connected to the emitter of Q


2504


. Because the base voltage of Q


2504


is fixed by voltage source V


25bias


, the filtered, logarithm signal is induced in the base-emitter voltage V


be2504


of Q


2504


. Because the output signal y


2500


is exponentially related to V


be2504


, transistor Q


2504


exponentiates the filtered, logarithm signal which is present in V


be2504


, thereby restoring the signal to linearity. Consequently, y


2500


is linearly related to u


2500


. The transfer function between y


2500


and u


2500


is:








H




2500


(


s


)=


Y




2500


(


s


)/


U




2500


(


s


)=(


I




2502




/I




2503


)/(1


+sC




2510




V




t




/I




2503


),






where V


t


is the thermal voltage of the various transistors in FIG.


25


.




Even if the current gains of the transistors are finite, the only base current that significantly affects the operation of the circuit is that of Q


2502


. However, the base current of Q


2502


is a constant I


2502


/β which is subtracted from I


2503


. Consequently, no significant additional nonlinearity is introduced into the circuit; and the only effect of the finite β—assuming that β is constant with respect to the collector currents—is a reduction of the bandwidth of the filter. If this bandwidth reduction is undesirable, it can be counteracted either by injecting a current I


2502


/β, as illustrated in

FIG. 25

, or by using automatic tuning techniques known to those skilled in the art.




Instantaneous companding via class-AB or class-B operation is another technique which has been used to realize high dynamic range log-domain filters. In this technique, a differential filter receives an input signal which equals the difference of half-wave rectified or geometrically split currents.




However, the technique of the invention provides several advantages over class-AB instantaneous companding. For example, in a preprocessing circuit in accordance with the invention, the accuracy of the envelope detector is less important, provided that its output is larger than the actual envelope. In contrast, a class-AB splitter generally must accurately reproduce the input signal in the splitter's difference output in order to avoid added distortion. For at least this reason, the envelope detector of the invention is simpler to design than a class-AB splitter. Furthermore, in conventional circuits, mismatch of circuit elements can lead to distortion because of internal non-linearity (in class-AB filters) and incomplete cancellation of bias components (in dynamically biased filters). For example, various frequency components of the input signal can interact with circuit nonlinearities to cause intermodulation distortion, i.e., spurious signals at various sum and difference frequencies of the various frequency components. In fact, in a conventional companding filter, if internal components deviate from their ideal nonlinear (e.g., ideal logarithm or ideal exponential) characteristics, such deviation can also result in distortion. In contrast, circuits in accordance with the invention tend to produce slowly varying bias components which, in many cases, can be more acceptable than intermodulation distortion. In addition, noise from the envelope detector of the invention cancels at the output of the filter. In contrast, the two outputs of a conventional class-AB splitter contain noise in opposite phases of the input for large signals; such noise does not cancel at the filter's output, and the uncanceled noise can degrade the signal-to-noise ratio of the filter.




The bias I


bias


in

FIGS. 8



a


,


8




b


,


9




a


,


9




b


, and


25


can be generated using an envelope detector which can be, for example, a current mode envelope detector in accordance with the invention.

FIG. 11

provides a block diagram of such a circuit. The output y of the detector is subtracted from the input u of the detector using a differencing block


1106


. The output u-y of the differencing block


1106


is fed into an exponentiating block


1102


to produce an exponentiated error u


f


. A low pass filter


1104


having a cutoff frequency ω


p


filters the exponentiated error u


f


to produce the output y.




To better understand the operation of the envelope detector of

FIG. 11

, it is useful to consider a case in which the input u is a sine wave having an angular frequency much larger than ω


p


, and the output y is less than the envelope of u. During the portions of the input cycle in which u exceeds y, the output u


f


of the exponential becomes extremely large. Because of the large signal entering the low-pass filter, the output y rapidly increases to reach u. As the cycle proceeds, the input u falls below the output y. The exponentiating block


1102


, whose input u-y is now negative, reduces its output u


f


to a very small value, close to zero, which in turn causes the output y of the low-pass filter


1104


to drop exponentially at a rate determined by its time constant. Since the low-pass filter's time constant is much longer than the input period, y does not drop appreciably in one cycle of the input u. Therefore, in steady state, the output y stays very close to the peak value of the input {dot over (u)}, with a small drop between successive input peaks. If the input amplitude drops appreciably, the error u-y is constantly negative and the input u


f


of the low-pass filter is therefore essentially zero. The output y falls exponentially until it reaches the new, reduced, peak value of the input u. On the other hand, an increase in the input amplitude causes the input u


f


of the low pass filter to be very large due to the exponentiation of a positive quantity, and y therefore rises rapidly to reach the new peak value. This “fast attack” behavior is desirable, since, in a dynamically biased filter, the bias is preferably kept larger than the input in order to avoid distortion.





FIG. 12

illustrates an example of a circuit realization, in accordance with the invention, of the envelope detector of FIG.


11


. In the detector


1200


of

FIG. 12

, the input signal and the output envelope are current-mode signals. However, voltage-mode signals can also be received and generated by, e.g., adding simple current-voltage converters. For example, a transconductor such as the circuit of

FIG. 1

can be used to convert a voltage-mode signal to a current-mode signal.




The emitter voltage V


e121


of transistor Q


121


in

FIG. 12

can be written as:








V




e121




=V




err−V




t


ln(


I




121




/I




s


),






where I


s


is the saturation current of Q


121.






The circuit comprising transistors Q


121


, Q


122


, Q


123


, and Q


124


, the capacitor C


126


, and the bias sources I


121


, I


122


, and I


123


acts as a low-pass filter governed by the following equation:










I
124




t


=



-


I
122



C
126



V
t






I
124


+



I
123



C
126



V
t





I
121




exp


(



V
bias

-

V
err



V
t


)


·













The last term in the above equation denotes the input to the low-pass filter. V


err


appears in the argument of the exponential. This circuit can therefore perform the combined functions of the exponentiator


1102


and low-pass filter


1104


of

FIG. 11

if V


err


is made proportional to the error between the input and the output.




The output I


124


is subtracted from the input I


in


at the collector node of Q


124


If I


in


is larger than I


124


, the collector voltage of Q


124


increases, and if I


in


is smaller than I


124


, the collector voltage of Q


124


decreases. The voltage swing at the collector of Q


124


is limited by a voltage-limiter. In the particular circuit of

FIG. 12

, the voltage-limiting function is performed by diodes D


1


and D


2


. The error voltage thus generated at the collector is inverted by the amplifier A—in order to obtain the correct sign for feedback—and fed to the base of Q


121


as V


err


.




In order to tap the output, the bases of Q


123a


and Q


124a


are connected to the bases of Q


123


and Q


124


, respectively. Transistor Q


124a


is fabricated with a cross-sectional area a times larger than Q


124


in order to ensure a safety margin in the bias current fed to the log-domain filters. The term “cross-sectional area,” as used herein, can include the collector area and/or the emitter area of a transistor, depending on the particular device—fabrication technology used to form the transistors. PNP transistors Q


127


and Q


128


are used to mirror αI


124


as required, thereby providing dynamically controlled bias currents for one or more nodes of a main circuit for which dynamic biasing is desired. An exemplary embodiment of the inverting amplifier A is illustrated in inset


1204


of FIG.


12


. The amplifier A includes p-channel FETs F


12a


and F


12b


which form a current mirror, as well as amplifying n-channel FETs F


12c


, and F


12d


. The sources of F


12c


and F


12d


are connected by a resistor R


12a


. The drain of F


12c


, is connected to the bias voltage V


bias


of the envelope detector through a resistor R


12b


which serves as an output load for the amplifier. FETs F


12c


and F


12d


are biased by bias currents I


S12a


and I


S12b


, respectively.




When the amplifier A is used as part of the envelope detector of

FIG. 12

, the collector voltage V


in


of transistor Q


124


is fed into the gate of n-channel FET F


12c


. Because the amplifier A operates in a differential mode, its output V


err


is proportional to the difference between V


bias


and V


in


.





FIG. 12

also illustrates an exemplary embodiment of a feedback arrangement


1202


which can be used to drive bias currents I


121


and I


123


through Q


121


and Q


123


in a controlled manner. The transistor in Q


11a


in the feedback arrangement


1202


represents a transistor through which a regulated current is to be driven—e.g., one of the transistors Q


122


, Q


123


, or Q


124


in FIG.


12


. The operation of the feedback arrangement


1202


can be readily understood by considering

FIG. 23

, in which the n-channel FET F


11


, the NPN transistor Q


11b


, and current source I


11


are modeled as a voltage-controlled current source I


fb


. If the control voltage vfb increases, the current through I


fb


increases. If the collector current I


c11


of the transistor Q


11a


tends to be smaller than the current I


12


, the collector voltage of Q


11a


, which is also the control voltage vfb, tends to increase. This increased vfb increases the current through I


fb


, which in turn draws a larger current through Q


11a


. The opposite effect—i.e., a decrease in vfb and the current through I


fb


—occurs when the collector current I


c11


tends to be larger than I


12


. The circuit settles at a point where I


c11


=I


12


.




F


11


, I


11


, and Q


11b


emulate I


fb


. F


11


and I


11


form a source follower with near-unity gain that simply translates the collector voltage to a suitable level for driving Q


11b


. The level-shifted voltage is converted into a current using the transistor Q


11b


. The circuit settles to a point where I


C11


=I


12


.





FIG. 13

illustrates an example of an inverting current mirror which can be used to connect a dynamic bias control circuit (e.g., an envelope detector) to a signal-processing circuit (e.g., an amplifier, a transconductor, or a filter) which requires bias current to flow out of, not into, the signal processing circuit. For example, the current mirror of

FIG. 13

can be used to connect the envelope detector of

FIG. 12

to the transconductor circuit of FIG.


1


.




The current mirror of

FIG. 13

is powered by voltage sources V


H13


and V


L100


. Transistor Q


127


(also illustrated in

FIG. 12

) is driven by output current αI


124


of the envelope detector of FIG.


12


. The base of PNP transistor Q


128


(also illustrated in

FIG. 12

) is connected to the base of PNP transistor Q


127


, and accordingly, the current β


13


I


124


flowing through Q


128


(where β


13


is a constant) is proportional to the current αI


124


flowing through Q


127


The current β


13


I


124


from Q


128


flows into the collector of a diode-connected (i.e., base and collector of transistor connected together) NPN transistor Q


1302


The base and collector of Q


1302


are connected to the respective bases of output transistors Q


1304


The output currents γ


13


I


124


and δ


13


I


124


of the output transistors Q


1304


mirror the current β


13


I


124


flowing through Q


1302


, which in turn mirrors the current αI


124


flowing through Q


127


—αI


124


being the output of the envelope detector of FIG.


12


. It can therefore be seen that the output currents γ


13


I


124


and δ


13


I


124


of the current mirror of

FIG. 13

ultimately mirror the output current αI


124


of the envelope detector of FIG.


12


. Furthermore, output currents γ


13


I


124


and δ


13


I


124


flow in the proper direction—i.e., with the current flowing in, not out—to provide the bias current I


E


to a circuit such as the transconductor of FIG.


1


. The constants γ


13


and δ


13


depend upon the device characteristics—e.g., the relative cross-sectional areas—of transistors Q


124


, Q


124a


, Q


127


, Q


128


, Q


1302


, and Q


1304


.




In order to utilize the envelope detector of

FIG. 12

to control the bias of a differential circuit such as the transconductor of

FIG. 1

, it can be desirable to feed only the positive side, or only the negative side, of differential voltage signal V


i


into the non-differential input current signal I


in


of the envelope detector. For example, one side of the voltage-mode signal V


i


can be fed into the input of the detector through a resistor, in order to produce the current-mode signal I


in


. Alternatively, V


i


can be converted to a current-mode signal using a transconductor. For example, the conversion can be performed using a non-dynamically biased version of a circuit having a topology similar to the transconductor of

FIG. 1

, but in which I


E


is kept constant, rather than being adjusted as described above. Such a circuit can be particularly useful, because it can convert a differential, voltage-mode signal into a non-differential, current-mode signal. The aforementioned non-dynamically biased circuit—which can send a signal into the input I


in


of the envelope detector of FIG.


12


—is not to be confused with the dynamically biased version of the circuit of

FIG. 1

, in which the bias current I


E


can be adjusted by an output current—e.g., γ


13


I


124


or δ


13


I


124


—of a current mirror receiving the output current αI


124


of the envelope detector of FIG.


12


.




The envelope detector of

FIG. 12

can also be utilized to control the bias of a filter such as the low-pass filters of

FIGS. 8



a


and


8




b


. For example, the input signal i


in


of the filter of

FIG. 8



a


—or a signal proportional to I


in


—can be used as the input signal I


in


of the envelope detector of FIG.


12


. The collector current of one of the output transistors Q


128


(illustrated in

FIGS. 12 and 13

) can then be used as the bias input I


bias


of the filter of

FIG. 8



a


. A matching collector current approximately equal to I


bias


and produced by, e.g., a different one of the output transistors Q


128


can similarly be used to bias an auxiliary circuit such as the circuit of

FIG. 8



b.






An envelope detector such as the one illustrated in

FIG. 12

can also be used, in conjunction with a current mirror, to provide a bias current (I


2p


/I


3p


)I


bias


into the output transistor Q


4p


of the filter of

FIG. 8



a


. In addition, the envelope detector and current mirror can be used to provide a bias current (I


2n


/I


3n


)I


bias


into the output transistor Q


4n


of the filter of

FIG. 8



b.






An example of such a configuration is illustrated in

FIG. 16

, in which the envelope detector


1200


of

FIG. 12

pulls current from a diode-connected PNP transistor Q


m1


, the base and collector of which are connected to the respective bases of current-mirror transistors Q


m2


and Q


m3


. The emitters of Q


m1


, Q


m2


, and Q


m3


are connected to a voltage source V


H16


.




Transistor Q


m1


has a cross-sectional area A


x1


. Transistor Q


m2


has an approximately equal cross-sectional area, and therefore produces approximately the same current, I


bias


=αI


124


, as is pulled through Q


m1


. However, transistor Q


m3


is designed to have a cross-sectional area (I


2p


/I


3p


)A


x1


. Therefore, because the collector current of a bipolar transistor is generally proportional to the area of the transistor, Q


m3


produces a current (I


2p


/I


3p


)I


bias


which can be used to bias transistor Q


4p


of the filter of

FIG. 8



a


. In a preferred embodiment, an additional transistor Q


m4


having an area (I


2n


/I


3n


)A


x1


can be included in the current mirror of FIG.


16


. The resulting current, (I


2n


/I


3n


)I


bias


, can be used to bias transistor Q


4n


of the filter of

FIG. 8



b


. Moreover, it is desirable to provide yet another transistor Q


m2


′ having an area of approximately A


x1


, in order to provide bias current for Q


1n


of the filter of

FIG. 8



b.






In accordance with an additional embodiment of the invention, the input (i.e., compressing) stage of a companding filter can be eliminated, leaving only the frequency-dependent components and the expanding stage. An example of such a technique is illustrated by

FIGS. 20



a


and


20




b


.

FIG. 20



a


is a block diagram of an exemplary log-domain circuit having an input circuit


2002


and an output circuit


2004


. The input circuit receives an input current i


in20


and performs a logarithmic operation on the input current i


in20


, thus generating a logarithmically compressed voltage V


log20


. The output circuit


2004


filters and exponentiates the compressed voltage V


log20


, thus generating an output current i


out20


.




In accordance with the invention, the input circuit


2002


can be eliminated, leaving only the output circuit


2004


, as illustrated in

FIG. 20



b


. The output circuit


2004


acts as a combination of an exponentiator and a low-pass filter. An input voltage V


in20


can be applied directly to the input of the circuit


2004


which then generates a filtered, exponentiated output current i


out20


based upon the input voltage V


in20


. Such a circuit can be useful for applications requiring an exponential filter. For example, the filter-exponentiator


2004


of

FIG. 20

can, optionally, be used to replace the filter


1104


and the exponentiator


1102


of the circuit of FIG.


11


.




It has been demonstrated by the foregoing discussion that the design of syllabic companding log-domain filters can be greatly simplified by eliminating the compensation circuit in accordance with the invention. As discussed in detail above, the approach of the invention has numerous advantages over conventional methods involving syllabic companding and instantaneous companding log-domain filters.




Although the present invention has been described in connection with specific exemplary embodiments, it should be understood that various changes, substitutions and alterations can be made to the disclosed embodiments without departing from the spiit and scope of the invention as set forth in the appended claims.



Claims
  • 1. An apparatus for processing a signal, comprising a filter having:at least one input; and first and second biases, wherein the at least one input comprises first and second inputs, the first input being adapted to receive a first input signal and a first bias signal related to an amplitude of at least one of the first input signal and a second input signal, the first bias signal being for controlling the first bias, the second input being adapted to receive the second input signal and a second bias signal, the second bias signal being for controlling the second bias, the second bias signal being approximately equal to the first bias signal, and the filter being configured to filter a difference of the first and second input signals, thereby generating a filter output signal.
  • 2. An apparatus as recited in claim 1, wherein the filter is internally non-linear.
  • 3. An apparatus as recited in claim 1, further comprising an amplitude detector configured to perform the operations of:receiving the at least one of the first and second input signals; detecting the amplitude; and adjusting at least one of the first and second biases in accordance with the amplitude.
  • 4. An apparatus as recited in claim 1, wherein the filter comprises a companding filter.
  • 5. An apparatus as recited in claim 1, wherein the filter comprises a log-domain filter.
  • 6. An apparatus as recited in claim 1, wherein the filter is configured to apply, to a third input signal comprising at least one of the first and second input signals, a compression operation, a filtering operation, and an expansion operation.
  • 7. An apparatus as recited in claim 6, wherein the filter comprises a compression section, comprising:a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first current-carrying terminal being for receiving the third input signal, and the second current-carrying terminal being adapted to be connected to a first voltage source; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being connected to the first current-carrying terminal, the third current-carrying terminal being connected to the first signal-receiving terminal, and the fourth current-carrying terminal being adapted to be connected to a second voltage source, wherein an output signal of the compression operation comprises a voltage at the second signal-receiving terminal.
  • 8. An apparatus as recited in claim 7, wherein the filter further comprises an expansion section, comprising:a third transistor having a third signal-receiving terminal and fifth and sixth current-carrying terminals, the third signal-receiving terminal being for receiving the output signal of the compression operation; and a high-frequency shunt connected between the third signal-receiving terminal and the fifth current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the sixth current-carrying terminal.
  • 9. An apparatus as recited in claim 6, wherein the filter comprises an expansion section, comprising:a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being for receiving an output signal of the compression operation; and a high-frequency shunt connected between the signal-receiving terminal and the first current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the second current-carrying terminal.
  • 10. An apparatus as recited in claim 6, wherein the filter comprises a compression section, comprising a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first signal-receiving terminal being adapted to be connected to a first voltage source, the first current-carrying terminal being configured to receive the third input signal, and the second current-carrying terminal being adapted to be connected to a current source, wherein an output signal of the compression operation comprises a voltage at the second current-carrying terminal.
  • 11. An apparatus as recited in claim 10, further comprising:a first node for receiving the output signal of the compression operation; a high-frequency shunt adapted to be connected between the first node and at least one of the first voltage source and a second voltage source; and an expansion section, comprising a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being adapted to be connected to at least one of the first voltage source, the second voltage source, and a third voltage source, and the fourth current-carrying terminal being for receiving a signal from the first node, wherein an output signal of the filter comprises a signal generated at the third current-carrying terminal.
  • 12. An apparatus as recited in claim 6, wherein the filter comprises an expansion section, comprising a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being adapted to be connected to a voltage source, and the second current-carrying terminal being for receiving an output signal of the compression operation, wherein an output signal of the filter comprises a signal generated at the first current-carrying terminal.
  • 13. An apparatus as recited in claim 6, wherein the third input signal further comprises at least one of the first and second bias signals.
  • 14. A method of processing a signal, comprising:receiving a first input signal into a filter having first and second biases; receiving a second input signal into the filter; receiving, into the filter, a first bias signal related to an amplitude of at least one of the first and second input signals, the first bias signal being for controlling the first bias; receiving, into the filter, a second bias signal, the second bias signal being for controlling the second bias, and the second bias signal being approximately equal to the first bias signal; and filtering a difference of the first and second input signals, thereby generating a filter output signal.
  • 15. A method as recited in claim 14, wherein the filter is internally non-linear.
  • 16. A method as recited in claim 14, further comprising:receiving the at least one of the first and second input signals into an amplitude detector; detecting, by the amplitude detector, the amplitude; and adjusting, by the amplitude detector, at least one of the first and second biases in accordance with the amplitude.
  • 17. A method as recited in claim 14, wherein the filter comprises a companding filter.
  • 18. A method as recited in claim 14, wherein the filter comprises a log-domain filter.
  • 19. A method as recited in claim 14, further comprising:compressing, by the filter, a third input signal comprising the at least one of the first and second input signals; filtering the third signal; and expanding the third signal.
  • 20. A method as recited in claim 19, wherein the compressing step is performed by a compression section, comprising:a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first current-carrying terminal being for receiving the third input signal, and the second current-carrying terminal being adapted to receive a first voltage; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being connected to the first current-carrying terminal, the third current-carrying terminal being connected to the first signal-receiving terminal, and the fourth current-carrying terminal being adapted to be connected to a second voltage source, wherein an output signal of the compressing step comprises a voltage at the second signal-receiving terminal.
  • 21. A method as recited in claim 20, wherein the expanding step is performed by an expansion section, comprising:a third transistor having a third signal-receiving terminal and fifth and sixth current-carrying terminals, the third signal-receiving terminal being for receiving the output signal of the compressing step; and a high-frequency shunt connected between the third signal-receiving terminal and the fifth current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the sixth current-carrying terminal.
  • 22. A method as recited in claim 19, wherein the expanding step is performed by an expansion section, comprising:a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being for receiving an output signal of the compressing step; and a high-frequency shunt connected between the signal-receiving terminal and the first current-carrying terminal, wherein an output signal of the filter comprises a signal generated at the second current-carrying terminal.
  • 23. A method as recited in claim 19, wherein the compression step is performed by a compression section, comprising a first transistor having a first signal-receiving terminal and first and second current-carrying terminals, the first signal-receiving terminal being adapted to be connected to a first voltage source, the first current-carrying terminal being configured to receive the third input signal, and the second current-carrying terminal being adapted to be connected to a current source, wherein an output signal of the compressing step comprises a voltage at the second current-carrying terminal.
  • 24. A method as recited in claim 23, wherein the expanding step is performed by an expansion section, comprising:a first node for receiving the output signal of the compressing step; a high-frequency shunt adapted to be connected between the first node and at least one of the first voltage source and a second voltage source; and a second transistor having a second signal-receiving terminal and third and fourth current-carrying terminals, the second signal-receiving terminal being adapted to be connected to at least one of the first voltage source, the second voltage source, and a third voltage source, the fourth current-carrying terminal being for receiving a signal from the first node, wherein an output signal of the filter comprises a signal generated at the third current-carrying terminal.
  • 25. A method as recited in claim 19, wherein the expanding step is performed by an expansion section, comprising a transistor having a signal-receiving terminal and first and second current-carrying terminals, the signal-receiving terminal being adapted to be connected to a voltage source, and the second current-carrying terminal being for receiving an output signal of the compressing step, wherein an output signal of the filter comprises a signal generated at the first current-carrying terminal.
  • 26. A method as recited in claim 19, wherein the third input signal further comprises at least one of the first and second bias signals.
CROSS-REFERENCE TO RELATED APPLICATION

This application is a divisional of U.S. patent application Ser. No. 09/777,831, entitled “Circuits with Dynamic Biasing,” which was filed on Feb. 5, 2001 now abandoned, which claims the benefit of Provisional application Ser. No. 60/180,311, filed Feb. 4, 2000.

US Referenced Citations (16)
Number Name Date Kind
5155353 Pahr Oct 1992 A
5229721 Stade Jul 1993 A
5281931 Bailey et al. Jan 1994 A
5311143 Soliday May 1994 A
5414776 Sims, Jr. May 1995 A
5467045 Tanigawa Nov 1995 A
5572163 Kimura et al. Nov 1996 A
5757229 Mitzlaff May 1998 A
5886580 Ikeda et al. Mar 1999 A
5900749 Hendrickson et al. May 1999 A
5929699 Lewicki Jul 1999 A
5930374 Werrbach et al. Jul 1999 A
5942935 Okanobu Aug 1999 A
6011418 Siniscalchi Jan 2000 A
6208199 Andersson Mar 2001 B1
6292501 DuBuse Sep 2001 B1
Non-Patent Literature Citations (24)
Entry
E. Seevinck, “Companding Current Mode Integrator: A New Circuit Principle for Continuous Time Monolithic Filters,” Electronics Letters, vol. 26, No. 24, pp. 2046-2047, Nov. 1990.
D.R. Frey, “Log-domain filtering: An Approach to Current Mode Filtering,” IEE Proc. G 1993, vol. 140, No. 6, pp. 406-416, Dec. 1993.
D.R. Frey and Y.PP. Tsividis, “Syllabically companding log domain filter dynamic biasing,” Electronics Letters, vol. 33, No. 18, pp. 1506-1507, Aug. 28, 1997.
Y. Tsividis, “Externally Linear Time-Invariant Systems and their Applications to Companding Signal Processors,” IEEE TCAS-II, vol. 44, No. 2, pp. 65-85, Feb. 1997.
J. Mulder, W.A. Serdijn, A.C. van der Woerd and A.H.M. van Roermund, “A syllabic companding translinear filter,” Proc. 1997 ISCAS, vol. 1, pp. 101-104, Hong Kong, 1997.
E. M. Blumenkrantz, “The Analog Floating Point Technique,” Proc. 1995 IEEE Symp. on Low Power Electronics, San Jose, CA, Oct. 1995, pp. 72-73.
M. Punzenberger and C. Enz. “A 1.2-V Low Power BiCMOS Class AB Log-Domain Filter,” IEEE Journa of Solid State Circuits, vol. 32, pp. 1968-1978, Dec. 1997.
J. Mulder, A.C. van der Woerd, W. A. Serdijn and A.H.M. van Roermund, “Current-Mode Companding x—Domain Integrator,” Electronics Letters, vol. 32, No. 3, pp. 198-199, Feb. 1, 1996.
R.W. Adams, “Filtering in the Log Domain,” Preprint 1470, presented at 63rd Audio Eng. Soc. Conf., NY, May 1997.
N. Krishnapura, Y. Tsividis, and D.R. Frey, “Simplified technique for syllabic companding in log-domain filters,” Electronics Letters, vol. 36, No. 15, pp. 1257-1259, Jul. 20, 2000.
Y.P. Tsividis, V. Gopinathan, and L. Tóth, “Companding in signal processing,” Electronics Letters, vol. 26 pp. 1331-1332, Aug. 1990.
Y.P. Tsividis, “General approach to signal processors employing companding,” Electronics Letters, vol. 31 No. 18., 1549-1550, Aug. 1995.
Y. Tsividis, D. Li, “Current-Mode Filters Using Syllabic Companding,” IEEE International Symposium of Circuits and Systems, Atlanta, vol. 1, pp. 121-124, May 12-15, 1996.
Y.P. Tsividis, “Minimising power dissipation in analogue signal processors through syllabic companding,” Electronics Letters, vol. 35, No. 21., pp. 1805-1807, Oct. 14, 1999.
Adel A.M. Saleh and Donald C. Cox, “Improving the Power-Added Efficiency of FET Amplifiers Operating with Varying-Envelope Signals,” IEEE Trans. Microwave Theory and Techniques, vol. 31, No. 1, pp. 51-56, Jan. 1983.
K. Yang et al., “High-Efficiency Power Class-A Amplifers with a Dual-Bias-Control Scheme,” IEEE Trans. Microwave Theory and Techniques, vol. 47, No. 8, pp. 1426-1432, Aug. 1999.
G. Hanington et al., “High-Efficiency Power Amplifier Using Dynamic Power-Supply Voltage for CDMA Applications,” IEEE Trans. Microwave Theory and Techniques, vol. 47, No. 8, pp. 1471-1476, Aug. 1999.
D. Frey, Y. Tsividis, G. Efthivoulidis, and N. Krishnapura, “Syllabic companding log-domain filters”, IEEE Transactions on Circuits and Systems, Part II, vol. 48, No. 4, pp. 329-339, Apr. 2001.
N. Krishnapura and Y. Tsividis, “Dynamically biased 1 MHz low-pass filter with 61 dB peak SNR and 112 dB input range”, Digest, 2001 IEEE International Solid-State Circuits Conference, pp. 360, 361, and 465, San Francisco, Feb. 2001.
E. A. Vittoz and Y. Tsividis, “Frequency—Dynamic Range—Power”, Chapter 10 in Trade-offs in Analog Circuit Design, ed. by C. Toumazou and G. Moschytz, Kluwer Academic Publishers, Boston, 2002.
Y. Tsividis, N. Krishnapura, Y. Palaskas, and L. Toth, “Internally varying circuits minimize power dissipation”, IEEE Circuits and Devices Magazine, vol. 19, pp. 63-72, Jan. 2003.
N. Krishnapura and Y. Tsividis, “Noise and Power reduction in filters through the use of adjustable biasing”, IEEE Journal of Solid-State Circuits, vol. 36, No. 12, pp. 1912-1920, Dec. 2001.
P. R. Gray and R. G. Meyer, “Future directions in silicon ICs for RF personal communications”, Proc. 199 IEEE Custom Integrated Circuit Conference, pp. 83-90, May 1995.
F. Behbahani, A. Karimi-Sanjaani, W.-G. Tan, A. Roithmeier, J. C. Leete, K. Hoshino, and A. A. Abidi, “Adaptive analog IF signal processor for a wide-band CMOS wireless receiver”, IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001.
Provisional Applications (1)
Number Date Country
60/180311 Feb 2000 US