E. Seevinck, “Companding Current Mode Integrator: A New Circuit Principle for Continuous Time Monolithic Filters,” Electronics Letters, vol. 26, No. 24, pp. 2046-2047, Nov. 1990. |
D.R. Frey, “Log-domain filtering: An Approach to Current Mode Filtering,” IEE Proc. G 1993, vol. 140, No. 6, pp. 406-416, Dec. 1993. |
D.R. Frey and Y.PP. Tsividis, “Syllabically companding log domain filter dynamic biasing,” Electronics Letters, vol. 33, No. 18, pp. 1506-1507, Aug. 28, 1997. |
Y. Tsividis, “Externally Linear Time-Invariant Systems and their Applications to Companding Signal Processors,” IEEE TCAS-II, vol. 44, No. 2, pp. 65-85, Feb. 1997. |
J. Mulder, W.A. Serdijn, A.C. van der Woerd and A.H.M. van Roermund, “A syllabic companding translinear filter,” Proc. 1997 ISCAS, vol. 1, pp. 101-104, Hong Kong, 1997. |
E. M. Blumenkrantz, “The Analog Floating Point Technique,” Proc. 1995 IEEE Symp. on Low Power Electronics, San Jose, CA, Oct. 1995, pp. 72-73. |
M. Punzenberger and C. Enz. “A 1.2-V Low Power BiCMOS Class AB Log-Domain Filter,” IEEE Journa of Solid State Circuits, vol. 32, pp. 1968-1978, Dec. 1997. |
J. Mulder, A.C. van der Woerd, W. A. Serdijn and A.H.M. van Roermund, “Current-Mode Companding x—Domain Integrator,” Electronics Letters, vol. 32, No. 3, pp. 198-199, Feb. 1, 1996. |
R.W. Adams, “Filtering in the Log Domain,” Preprint 1470, presented at 63rd Audio Eng. Soc. Conf., NY, May 1997. |
N. Krishnapura, Y. Tsividis, and D.R. Frey, “Simplified technique for syllabic companding in log-domain filters,” Electronics Letters, vol. 36, No. 15, pp. 1257-1259, Jul. 20, 2000. |
Y.P. Tsividis, V. Gopinathan, and L. Tóth, “Companding in signal processing,” Electronics Letters, vol. 26 pp. 1331-1332, Aug. 1990. |
Y.P. Tsividis, “General approach to signal processors employing companding,” Electronics Letters, vol. 31 No. 18., 1549-1550, Aug. 1995. |
Y. Tsividis, D. Li, “Current-Mode Filters Using Syllabic Companding,” IEEE International Symposium of Circuits and Systems, Atlanta, vol. 1, pp. 121-124, May 12-15, 1996. |
Y.P. Tsividis, “Minimising power dissipation in analogue signal processors through syllabic companding,” Electronics Letters, vol. 35, No. 21., pp. 1805-1807, Oct. 14, 1999. |
Adel A.M. Saleh and Donald C. Cox, “Improving the Power-Added Efficiency of FET Amplifiers Operating with Varying-Envelope Signals,” IEEE Trans. Microwave Theory and Techniques, vol. 31, No. 1, pp. 51-56, Jan. 1983. |
K. Yang et al., “High-Efficiency Power Class-A Amplifers with a Dual-Bias-Control Scheme,” IEEE Trans. Microwave Theory and Techniques, vol. 47, No. 8, pp. 1426-1432, Aug. 1999. |
G. Hanington et al., “High-Efficiency Power Amplifier Using Dynamic Power-Supply Voltage for CDMA Applications,” IEEE Trans. Microwave Theory and Techniques, vol. 47, No. 8, pp. 1471-1476, Aug. 1999. |
D. Frey, Y. Tsividis, G. Efthivoulidis, and N. Krishnapura, “Syllabic companding log-domain filters”, IEEE Transactions on Circuits and Systems, Part II, vol. 48, No. 4, pp. 329-339, Apr. 2001. |
N. Krishnapura and Y. Tsividis, “Dynamically biased 1 MHz low-pass filter with 61 dB peak SNR and 112 dB input range”, Digest, 2001 IEEE International Solid-State Circuits Conference, pp. 360, 361, and 465, San Francisco, Feb. 2001. |
E. A. Vittoz and Y. Tsividis, “Frequency—Dynamic Range—Power”, Chapter 10 in Trade-offs in Analog Circuit Design, ed. by C. Toumazou and G. Moschytz, Kluwer Academic Publishers, Boston, 2002. |
Y. Tsividis, N. Krishnapura, Y. Palaskas, and L. Toth, “Internally varying circuits minimize power dissipation”, IEEE Circuits and Devices Magazine, vol. 19, pp. 63-72, Jan. 2003. |
N. Krishnapura and Y. Tsividis, “Noise and Power reduction in filters through the use of adjustable biasing”, IEEE Journal of Solid-State Circuits, vol. 36, No. 12, pp. 1912-1920, Dec. 2001. |
P. R. Gray and R. G. Meyer, “Future directions in silicon ICs for RF personal communications”, Proc. 199 IEEE Custom Integrated Circuit Conference, pp. 83-90, May 1995. |
F. Behbahani, A. Karimi-Sanjaani, W.-G. Tan, A. Roithmeier, J. C. Leete, K. Hoshino, and A. A. Abidi, “Adaptive analog IF signal processor for a wide-band CMOS wireless receiver”, IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001. |