1. Field of the Invention
The present invention relates to electronics. More specifically, the present invention relates to analog to digital converters.
2. Description of the Related Art
Analog to digital converters are widely used for converting analog signals to corresponding digital signals for many electronic circuits. For example, a high resolution, high speed analog to digital converter (ADC) may find application in broadband communications, video circuits, radar, and electronic warfare applications. In the field of analog to digital conversion, there continue to be many driving goals, such as speed, increased number of bits (relating to dynamic range and spur-free operation), power consumption, and size. Two of the most critical specifications remain speed and dynamic range.
The fastest ADC architecture is called “flash” conversion. A flash ADC produces an N-bit digital output in one step using a comparator bank comprised of 2N−1 parallel comparators. This architecture, however, is limited in dynamic range to about 8 bits, since the number of comparators grows rapidly as the number of bits N becomes larger. The next fastest converter technique is a subranging pipelined architecture.
Subranging ADCs typically use a low resolution flash quantizer during a first stage or “coarse pass” to convert an analog input signal into the most significant bits (MSB) of its digital value. A reconstruction circuit then subtracts an analog version of the MSB word from the input signal at a summing node to produce a residue or residual signal. The residue signal is similarly digitized by one or more additional stages or “fine passes” (through the same quantizer or additional low resolution quantizers) to produce the lower significant bits of the input signal. The digital words produced by each stage are then combined by digital error correcting circuitry to produce a digital output representing the original analog input signal.
There are several subranging architectures that exist in the literature and in practice. In the fastest architectures for subranging and pipelined ADCs, the input voltage: to each stage can couple through the quantizer's comparator bank, even though the comparators are latched, permitting signal feedthrough into that stage's summing node. This feedthrough adds distortion and spurious signal inputs to the following stages of the ADC, resulting in degradation of accuracy and settling time, and reducing the effective dynamic range of the ADC. For moderate dynamic range ADCs (10 bits or less), this feedthrough can usually be ignored; however, for larger dynamic range converters (12 bits or larger), slower converter architectures have been used instead to reduce the spurious contribution.
Hence, there is a need in the art for an improved analog to digital converter offering faster speed and larger dynamic range than prior art approaches.
The need in the art is addressed by the clamped comparator of the present invention. The novel comparator includes a first circuit for comparing first and second input signals and generating a digital output, and a second circuit for receiving a control signal and in accordance therewith decoupling the input signals from the output. The second circuit includes one or more switching circuits adapted to clamp the signal path between the input signals and the output when the circuit is operating in a ‘mute’ mode. In an illustrative embodiment, the comparator also includes a pre-amplifier with an amplifier stage, and the switching circuit is adapted to turn off the amplifier stage and/or steer the outputs of the amplifier stage out of the signal path, when the circuit is in the ‘mute’ mode. The novel comparator is used in the quantizer of a subranging ADC to significantly reduce distortions due to signal feedthrough.
Illustrative embodiments and exemplary applications will now be described with reference to the accompanying drawings to disclose the advantageous teachings of the present invention.
While the present invention is described herein with reference to illustrative embodiments for particular applications, it should be understood that the invention is not limited thereto. Those having ordinary skill in the art and access to the teachings provided herein will recognize additional modifications, applications, and embodiments within the scope thereof and additional fields in which the present invention would be of significant utility.
The first residue signal 38 is similarly processed by the second stage 14′, which includes a second quantizer 20′ for digitizing the first residue 38 to L bits, and a second reconstruction circuit 30′ for subtracting an analog version of the L-bit digital output 26′ of the second quantizer 20′ from the first residue 38 to generate a second residue signal 38′. The second residue signal 38′ is then digitized by the third stage 16, which includes only a third quantizer 20″ for generating an M-bit digital output 26″.
Error correction logic 40 combines the K-bit output 26, L-bit output 26′, and the M-bit output 26″ to produce an N-bit digital output 42 representing the original analog input signal. A typical bit allocation is 5 bits (K) for the first stage 14, 5 bits (L) for the second stage 14′, and 6 bits (M) for the last stage 16. One bit from each of the second and third stages is used by the error-correction logic; therefore, this converter would have a dynamic range of 14 bits (N).
The quantizer 20 is typically a low resolution ADC such as a flash converter, which includes a comparator bank 22 and a latches and decoding circuit 24. The reconstruction circuit 30 includes a second S/H circuit 32 for sampling the output V1 of the first S/H 12, a DAC 36 for generating an analog version of the output of the quantizer 20, and a summing node 34 for subtracting the output of the DAC 36 from the output of the second S/H 32 to generate the residue signal 38. The quantizer 20′ and reconstruction circuit 30′ of the second stage 14′ are similar to the quantizer 20 and reconstruction circuit 30 of the first stage 14, and have components labeled similar to the corresponding components of the first stage 14, followed by a prime (′).
The second S/H 32 allows the circuit 10 to operate at a higher speed. After the S/H 32 has captured the input voltage V1 and the latches 24 have captured the output of the comparator banks 22, the first S/H 12 can then be switched to track mode to sample the next input, giving the first S/H 12 additional time to settle while the rest of the circuit continues to compute the digital value of the first input sample.
This architecture results in the highest throughput; however, it is deficient when operating at high speeds, such as with a 250 MHz video frequency input. One problem with this architecture is that when the second S/H 32 is in hold mode and the first S/H 12 switches to track, the input voltage Vin is allowed to pass and can couple through the quantizer 20, even though the comparators 22 are latched, permitting signal feedthrough into the summing node 34. It should be pointed out that when the first S/H 12 is switched to track, it initially is slew rate limited and its output is highly nonlinear due to the dV/dt limit of the S/H 12. This highly distorted, nonlinear voltage is coupled through successive multi-order high pass parasitic capacitive coupling at each stage of circuitry.
The following analysis shows how this nonlinear feedthrough of the input signal is coupled. For a K=5 bit stage there are 2K−1 or 31 comparators 22 and latches 24, each with some finite capacitance from input to output. The same situation exists for the DAC 36. A review of typical comparator 22, latch 24, and DAC 36 circuitry, along with other stray coupling paths, yields the following conservative set of values for C1, C2 and C3. Let C1=0.03 pF, C2=0.03 pF, and C3=0.03 pF. Since they are effectively in series, there is the equivalent of a Ceq=0.01 pF capacitor in series with a 50 Ω resistor (the summing node 34 impedance) as shown in
Assuming a +/−2 V input and assuming 3 mV of spurious feedthrough=½ LSB (least significant bit), this would limit the ADC's performance to 4 V divided by 6 mV, or 1 part in 666 which is almost a 10 bit converter. This level of spurious coupling of the slew limited errors thus limits the ADC spur free dynamic range (SFDR) to about 10 bits for most applications.
This architecture eliminates the feedthrough problem of
Only the first stage 114 of the multi-stage subranging ADC 100 is shown in
The ADC 100 is identical to that of
Each comparator circuit 22 includes a pre-amplifier (pre-amp) or input stage 130 followed by a comparator stage 131. The pre-amplifier 130 receives and amplifies a differential signal from the quantizer ladder 122. The comparator stage 131 receives and compares the two signals from the pre-amplifier 130 and outputs a digital signal indicating whether the difference between the two signals is positive or negative. This digital output is then captured by the latch 24.
In accordance with the teachings of the present invention, the quantizer 120 also includes a plurality of switches Sn, for n=1 to 2K−1, one switch Sn added to each comparator circuit 22 to decouple V1 from the input to the latches 24. For example, the switch Sn may be implemented before, within, or after the pre-amplifier 130, or before, within, or after the comparator 131. The switch Sn is adapted to clamp the signal path between the input and output of the comparator circuit 22 to AC ground. More than one switch can be added to each comparator circuit 22 to clamp the signal path at several different points, for improved isolation.
In the illustrative embodiment of
It should be noted that adding a switch is, in general, the addition of two to four transistors, depending on the switch implementation chosen. The fastest implementation adds no delay to the signal path and therefore does not detract from the maximum sample rate of the ADC. In an illustrative embodiment, the signal feedthrough is muted by clamping the pre-amplifiers 130 to the comparators 131 without adding unnecessary delays to the maximum sample rate of the ADC 100. Several circuit approaches might be employed to accomplish this end. Three implementations will now be described.
In an illustrative embodiment, the input circuit 132 includes a pair of emitter followers Q1 and Q2, having bases coupled to a differential input signal Vinn and Vinp, respectively, collectors connected in common to VCC through a resistor R1, and emitters connected to current sources 11 and 12, respectively. The collector of Q1 is coupled to the base of Q4, and the collector of Q2 is coupled to the base of Q3. The output circuit 134 includes a pair of emitter followers Q9 and Q10, having bases coupled to the collectors of Q4 and Q3, respectively, collectors connected in common to VCC, and emitters coupled to current sources 14 and 15, respectively. A series of diodes Q11, Q12, and Q13 may be connected between the emitter of Q9 and the current source I4, and a series of diodes Q14, Q15, and Q16 may be connected between the emitter of Q10 and the current source I5 to ensure a desired common mode voltage. In
In accordance with the teachings of the present invention, a switching circuit 136 is added to the pre-amplifier 130 to decouple the input voltages Vinp and Vinn from the output circuit 134. The switching circuit 136 includes a pair of switching transistors Q5 and Q6, having bases connected to control signals VON and its complement VMUTE, respectively, and emitters connected in common to a current source I3. The collector of Q5 is coupled to the common emitters of Q3 and Q4. The collector of Q6 is coupled to the common emitters of two transistors Q7 and Q8, which, when on, split the current from Q6 between the resistors R2 and R3. The bases of Q7 and Q8 are connected in common to a reference voltage VREF, and the collectors are connected to the bases of Q10 and Q9, respectively.
In operation, the input differential pair Q3 and Q4 is switched on and off by the gating signals VON and VMUTE. When the circuit 130 is in ‘active’ mode, VON is on (and VMUTE is therefore off), Q5, Q3 and Q4 are on, and Q6, Q7 and Q8 are off. When Q5 is on, Q3 and Q4 receive input signals from the quantizer ladder 122, so Q3 and Q4 act as a differential pair in response to the input signal, and the circuit 130 acts as a normal pre-amplifier.
After the comparator 131 following the pre-amplifier 130 is latched, VMUTE is switched on. When VMUTE is on (and VON is therefore off), Q5, Q3 and Q4 are off and Q6, Q7 and Q8 are on. Once Q5 is off, Q3 and Q4 cease to be amplifiers. Transistors Q7 and Q8 are cascodes and when Q6 is on, the current splits between Q7 and Q8. This allows the comparator input to be at the common mode voltage of the preamp. Essentially, when the circuit 130 is in ‘mute’ mode, Q7 and Q8 keep the output of the pre-amplifier 130 balanced, and the feedthrough is reduced by approximately 40 dB since Q3 and Q4 are off. The attenuated feedthrough is coupled only through the base collector capacitances of Q3 and Q4. VON is switched back on when the comparator 22 is ready to receive the next input sample.
For the embodiment of
The embodiment of
In operation, the current 13 is routed through Q3 and Q4 when Q5 is switched on. When Q5 is switched off, Q3 and Q4 no longer act as amplifiers since I3 is now routed through Q6 to Q7 and Q8, which allow Q18 and Q19 to reduce the feedthrough signal further.
This implementation offers even improved isolation. Different implementations of the concept trade off isolation and MUTE/ACTIVE settling time. In all cases, the input voltages have been muted and are no longer full scale-inputs fed through capacitive coupling to the summing node, resulting in a significant feedthrough reduction and therefore an extension in the useable range of the ADC.
The following table gives sample values for the components of the pre-amplifier circuits of FIGS. 7-9:
Thus, the present invention has been described herein with reference to a particular embodiment for a particular application: Those having ordinary skill in the art and access to the present teachings will recognize additional modifications, applications and embodiments within the scope thereof. For example, while the illustrative embodiments have been described using npn bipolar transistors, other process technologies may be used without departing from the scope of the present teachings.
It is therefore intended by the appended claims to cover any and all such applications, modifications and embodiments within the scope of the present invention.
Accordingly,
This application claims the benefit of U.S. Provisional Application No. 60/495,767, filed Aug. 14, 2003, the disclosure of which is hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
60495767 | Aug 2003 | US |