The present invention relates generally to data communication. More particularly, the present invention relates to a Class B line driver for communication channels such as those present in an Ethernet network.
Digital-to-analog conversion involves the process of converting digital codes into a continuous range of analog signal levels (voltage or current), for example, as discussed in Chapter 31, “D/A and A/D Converters” of The Electrical Engineering Handbook, ed. Richard C. Dorf, CRC Press 1993, the contents of which are hereby incorporated by reference. A digital-to-analog converter (hereinafter a DAC) is generally an electronic circuit that receives an n-bit codeword from an interface and generates an analog voltage or current that is proportional to the codeword.
One example of a DAC is discussed in U.S. Pat. No. 5,663,728, entitled A Digital-To-Analog Converter (DAC) and Method that set Waveform Rise and Fall Times to Produce an Analog Waveform that Approximates a Piecewise Linear Waveform to Reduce Spectral Distortion, issued on Sep. 2, 1997, the contents of which are hereby incorporated by reference. The DAC of the U.S. Pat. No. 5,663,728 patent employs a waveform shaping circuit to control the rise and fall times of each component waveform so that the analog waveform rising and falling edges settle to within a desired error bound of a linear output ramp.
U.S. Pat. No. 5,936,450, entitled A Waveshaping Circuit Using Digitally Controlled Weighted Current Summing, issued on Aug. 10, 1999, the contents of which are hereby incorporated by reference, discloses a waveshaping circuit. The waveshaping circuit of the U.S. Pat. No. 5,936,450 patent includes a controller and a current summing circuit controlled by the controller. The current summing circuitry selectively sinks combinations of component currents in response to a sequence of control signal sets to generate an output current signal having a desired waveform.
Many DACs attempt to generate desired signal waveform in response to a digital signal. For the purposes of this discussion, a signal output may include the output of a DAC and/or the output of one or more signal components within a DAC. For example, a signal component may correspond to an individual bit of a codeword. One conventional method generates a signal output with a slew rate controlled current source, as shown in FIG. 1. The voltage V measured across a resistor R is shown in FIG. 2. The waveform V includes sharp transition areas (e.g., corners) 1, 2 and 3, which may introduce electromagnetic interference. Such interference may inhibit accurate signal processing.
Another circuit which generates an output signal employs a current mirror 10 having an RC filter, as illustrated in
Many older communications technologies employ bi-level signals, where each signal can have one of only two levels. However, newer communications technologies employ signals having many levels. One such technology, Gigabit Ethernet, employs signals having 17 levels.
These signal processing problems are not adequately addressed in the art. Accordingly, there is a need for a current source to control an output signal which is independent of temperature and process considerations. There is also a need for a DAC to generate a signal having selectable transition areas (corners). There is a further need of a circuit to generate desirable waveshapes.
In general, in one aspect, the invention features a communication circuit, Ethernet controller card, and method. It comprises a digital-to-analog converter to receive a digital control signal, and to provide an analog control signal, the digital-to-analog converter comprising N current sources configured in a parallel arrangement, wherein N is at least two, and wherein each of the N current sources includes a respective control input, M delay elements, an mth one of the M delay elements including an input in communication with an m−1th one of the M delay elements, wherein M is equal to N−1, wherein an output of the mth one of the M delay elements is arranged in communication with the control input of an m+1th one of the N current sources, wherein an input of a first one of the M delay elements receives the digital control signal, and wherein the analog control signal comprises the sum of the outputs of the N current sources; and a voltage-to-current converter to provide a transmit signal based on the analog control signal.
Particular implementations can include one or more of the following features. The M delay elements comprise at least one delay lock loop. The transmit signal is a Class B signal. Implementations can comprise a low-pass filter to receive the analog control signal, and to provide a filtered analog control signal to the voltage-to-current converter. The low-pass filter can comprise a single-pole filter. The voltage-to-current converter provides a replica of the transmit signal. Implementations can comprise a first sub-circuit having a composite input to receive a differential composite signal comprising the transmit signal, a replica input to receive a differential replica signal comprising the replica of the transmit signal, and a difference output to provide a differential difference signal representing a difference between the differential composite signal and the differential replica signal; a second sub-circuit which produces first and second single-ended replica signals which together substantially comprise the differential replica signal; and a third sub-circuit, which is coupled to the first and second sub-circuits, and which produces the differential replica signal from the first and second single-ended replica signals. The voltage-to-current converter comprises a voltage buffer. The communication circuit operates at up to gigabit speeds.
In general, in one aspect, the invention features a communication circuit, Ethernet controller card, and method. It comprises K digital-to-analog converters each receiving a corresponding digital control signal and each providing a corresponding analog control signal, wherein K is at least two; K voltage-to-current converters each providing a corresponding bi-level transmit signal component in accordance with a respective one of the corresponding analog control signals; and wherein the corresponding bi-level transmit signal components of each of the K voltage-to-current converters are combined to produce a J-level transmit signal, wherein J=K+1.
Particular implementations can include one or more of the following features. The J-level transmit signal is a Class B signal. Each of the K digital-to-analog converters comprises N current sources configured in a parallel arrangement, wherein N is at least two, and wherein each of the N current sources includes a respective control input; M delay elements, an mth one of the M delay elements including an input in communication with an m−1th one of the M delay elements, wherein M is equal to N−1, wherein an output of the mth one of the M delay elements is arranged in communication with the control input of an m+1th one of the N current sources, wherein an input of a first one of the M delay elements receives the corresponding digital control signal. The M delay elements comprise at least one delay lock loop. The K voltage-to-current converters provide a replica of the J-level transmit signal. The replica of the transmit signal comprises first and second single-ended replica signals, further comprising a first sub-circuit which produces a differential replica signal from the first and second single-ended replica signals; and a second sub-circuit coupled to the first sub-circuit and the voltage-to current converters and having a composite input to receive a differential composite signal comprising the transmit signal, a replica input to receive the differential replica signal, and a difference output to provide a differential difference signal representing a difference between the differential composite signal and the differential replica signal. Each of the K voltage-to-current converters comprises a voltage buffer. The communication circuit operates at up to gigabit speeds.
In general, in one aspect, the invention features a communication circuit, Ethernet controller card, and method. It comprises K digital-to-analog converters each receiving a corresponding digital control signal and each providing a corresponding transmit signal component, wherein K is at least two, and wherein at least one each of the K digital-to-analog converters comprises N current sources configured in a parallel arrangement, wherein N is at least two, and wherein each of the N current sources includes a respective control input, M delay elements, an mth one of the M delay elements including an input in communication with an m−1th one of the M delay elements, wherein M is equal to N−1, wherein an output of the mth one of the M delay elements is arranged in communication with the control input of an m+1th one of the N current sources, wherein an input of a first one of the M delay elements receives the corresponding digital control signal, and wherein the corresponding transmit signal component comprises the sum of the outputs of the N current sources; and wherein the corresponding transmit signal components of each of the K digital-to-analog converters are combined to produce a J-level transmit signal, wherein J=K+1.
Particular implementations can include one or more of the following features. The M delay elements comprise at least one delay lock loop. The J-level transmit signal is a Class B signal. Implementations can comprise L digital-to-analog converters each receiving the corresponding digital control signal and each providing a corresponding replica transmit signal component, wherein L=K; and wherein the corresponding further replica transmit signal components of each of the L digital-to-analog converters are combined to produce a J-level replica transmit signal. The communication circuit operates at up to gigabit speeds. The details of one or more implementations are set forth in the accompanying drawings and the description below. Other features will be apparent from the description and drawings, and from the claims.
The present invention will be described with respect to circuits and methods for shaping waveforms, and in particular, to a digital-to-analog converter (DAC) employing such a waveshaping circuit. However, as will be appreciated by those skilled in the art, the present invention is not limited to applications involving DACs, but also may be applied to other applications, such as signal processing, systems to control signal rise/fall time, signal storage, communications, etc. Moreover, while the present invention is particularly suited to applications in the read channel of a hard disk drive, many other applications will suggest themselves to persons of skill in the electrical engineering arts. Furthermore, the present invention is particularly suitable for use with the structure described in U.S. patent application Ser. No. 09/737,743;
The present invention generates a signal to approximate the desired signal output 20 with a current source 30. As shown in
Currents I1, I2, I3 and I4 are summed (or mixed) to produce a resultant waveform I0 as shown in FIG. 9. Waveform I0 approximates the desired output signal shown in FIG. 6. Like the desired output signal of
The waveform I0 can also be adjusted by varying Δt to fit within specified requirements. For example, with reference to
The delay variable Δt is preferably controlled using a delay-locked loop or is controlled by reference to an external clock. As such, Δt can be precisely regulated. A waveform which is independent of temperature and/or process considerations can then be generated.
The generation of a linear ramp is explained with reference to
With reference to
A circuit diagram of the current source 50 is shown in FIG. 13. Current source 50 includes a plurality of transistor pairs 52-56, where pair 56 represents the nth transistor pair. With reference to
The operational aspects of
There are many advantages of the configurations shown in
A further current source 60 is shown in FIG. 14. The current source 60 is configured in the same manner as the current source 50 shown in
To illustrate, an output waveform processed with uniform delay elements is shown in FIG. 15a. Here a stair step waveform is produced, which may approximate a linear ramp, particularly as the variable Δ is decreased in length (e.g., time). In contrast, the amount of delay is varied with respect to individual delay elements as shown in FIG. 15b. The approximated waveshape of
A further embodiment of a current source is illustrated in FIG. 16. The illustrated current source 70 includes a plurality of differential transistor pairs 72-74, where 74 represents the nth differential transistor pair. A bias current IB is supplied to the gale of transistors 72c, 73c and 74c. An input waveform Iin is communicated to the gates of 72a, 72b, 73a, 73b, 74a and 74b. In the case of transistor pair 73 and 74, the input waveform Iin is delayed through delay elements d1 and d1+dn, respectively. Buffers B1-BN are optionally included in the circuit 70 to buffer the input signal Iin. A differential output (Io+, Io−) is accordingly produced.
The advantages of the
One drawback of the differential amplifier in
In
In communication transceivers, and particularly in Ethernet transceivers which are capable of transmitting and receiving data at 1000 megabits bits per second, communication is possible in a full-duplex mode. In other words, transmitting and receiving of data can occur simultaneously on a single communication channel. Implementation of such a full-duplex communication channel results in a composite signal (VTX) being present across the output terminals of the transceiver, the composite signal VTX having a differential transmission signal component and a differential receive signal component. In such a communication channel, the received signal (VRCV) is derived by simply subtracting the transmitted signal (VT) from the composite signal VTX that is present at the transceiver output terminals. Hence, VRCV=VTX−VT.
This subtraction can be accomplished by generating a signal (referred to as a replica signal) which substantially replicates the transmitted signal, and canceling or subtracting the generated replica signal from the composite signal VTX at the output terminals of the transceiver. However, the replica signal is generated as two single-ended voltages, such as VTXR+ and VTXR−, whereas the composite signal present at the output terminals of the transceiver is a differential signal. Consequently, in order to cancel the replica signal from the composite signal to thereby obtain the received signal, the two single-ended voltage signals must first be converted to a differential signal that can then be subtracted from the composite signal. This conversion, however, requires additional circuitry which adds to the cost and complexity of the transceiver.
While the present invention will be described with respect to an Ethernet controller for use in general purpose computers, printers, routers, etc. it is to be understood that the present invention may find applicability in other fields such as Internet communications, telecommunications, or any processor-to-processor applications using full-duplex communication.
Communication in an Ethernet computer network is illustrated in FIG. 18. As shown, an Ethernet communication channel 140 comprises a first Ethernet transceiver 142, a second Ethernet transceiver 144, and a two-wire interconnection 146 between the first Ethernet transceiver 142 and the second Ethernet transceiver 144. For example, the two-wire interconnection 146 may comprise a single twisted-pair of a Category 5 cable in accordance with IEEE gigabit transmission standard No. 802.3ab. As the Ethernet transceivers 142 and 144 may be substantially identical, only one of them is described herein.
The Ethernet transceiver 142 has a controlled current source 148, which is used to inject into the Ethernet transceiver 142 a control current ITX, which corresponds to a signal to be transmitted from the Ethernet transceiver 142 to the Ethernet transceiver 144. Ethernet transceiver 142 also has a termination resistance 150 and a first coil 152 of a center-tap transformer 154. The center-tap transformer 154 also has a second coil 15b coupled to the two-wire interconnection 146 to provide signals transmitted by the first Ethernet transceiver 142 to the second Ethernet transceiver 144. The center-tap transformer 154 serves to couple AC voltage signals between the Ethernet transceivers 142 and 144 while effectively decoupling the Ethernet transceiver 142 from the Ethernet transceiver 144 with respect to DC voltage signals. A pair of terminals 158, 160 is provided to measure a voltage VTX present across the resistor 150 as a result of both signals transmitted by the Ethernet transceiver 142 and signals received by the Ethernet transceiver 142 from the Ethernet transceiver 144 via the two-wire interconnection 146. The voltage VTX thus comprises a composite differential signal that includes a differential transmission signal component and a differential receive signal component.
As described in more detail below, the differential receive signal component of the composite differential signal VTX is determined in accordance with the present invention by subtracting a replica of the differential transmission signal component from the composite differential signal VTX. In the illustrated embodiment, the Ethernet transceiver 142 includes the termination resistance 150, the center-tap transformer 154, and an integrated circuit 162 containing communications circuitry for implementing the functionality of the Ethernet transceiver 142.
An exemplary embodiment of such Ethernet transceiver communications circuitry is illustrated in the schematic of FIG. 19. As shown in
The integrated circuit 170 also includes a transmission signal replicator 86 or other suitable circuitry for generating first and second single-ended replica transmission signals VTXR+ and VTXR−, which together substantially comprise a replica of the differential transmission component of the composite differential signal VTX. In the illustrated embodiment, the transmission signal replicator 86 comprises a pair of metal-oxide semiconductor (MOS) transistors 88, 90.
The transistor 88 is coupled between the output terminal 172 and one end of a resistor 92, the other end of the resistor 92 being coupled to ground. Similarly, the transistor 90 is coupled between the output terminal 174 and one end of a resistor 94, the other end of which is coupled to ground. The gate of each transistor 88, 90 is coupled to and driven by the output of a respective operational amplifier 96, 98. The operational amplifier 96 has a non-inverting input 100 and an inverting input 102. The inverting input 102 of the operational amplifier 96 receives a feedback signal from the junction of the source of the transistor 88 and the resistor 92. Likewise, the operational amplifier 98 has a non-inverting input 104 and an inverting input 106, which receives a feedback signal from the junction of the source of the transistor 90 and the resistor 94.
A differential control voltage signal is applied between the non-inverting input 100 of the operational amplifier 96 and the non-inverting input 104 of the operational amplifier 98. This differential control voltage signal, when subjected to the voltage-to-current conversion brought about by the transmission signal replicator 86, provides the differential transmit signal component at the output terminals 172, 174. The feedback signal to the inverting input 102 of the operational amplifier 96 comprises a first single-ended replica transmit signal VTXR+, and the feedback signal to the inverting input 106 of the operational amplifier 98 comprises a second replica transmit signal VTXR−.
The single-ended replica transmit signals VTXR+ and VTXR− are converted to a differential replica transmit signal by a converter circuit 107, which comprises respective differential operational amplifiers 108, 110, each provided with suitable input and feedback resistors, as shown in FIG. 19. The outputs of the differential operational amplifiers 108 and 10 are coupled to a differential active summer 112, which, in the embodiment of
Because the differential operational amplifiers 108 and 10 introduce a delay into the replica transmissions signals VTXR+ and VTXR−, the composite differential signal VTX is coupled to the differential active summer 112 through a further differential operational amplifier 120 arranged in a unity-gain configuration, with input resistors 122, 124, output resistors 126, 128, and feedback resistors 130, 132. This unity-gain operational amplifier simply provides a delay in the composite differential signal VTX which preferably substantially matches the delay introduced in the replica transmission signals VTXR+ and VTXR− by the operational amplifiers 108 and 110. As will be readily appreciated by those of ordinary skill in the art, the various input; output, and feedback resistance values associated with the operational amplifiers 108, 110, and 120 may be selected to ensure that these delays are substantially equal to one another.
An alternative embodiment of a communications circuit in accordance with the present invention is shown in the schematic diagram of FIG. 20. Because the transmission signal replicator 86 and the differential active summer 112 in the embodiment of
More particularly, as shown in
The simplification of the converter circuit 240 in the embodiment of
This reduction in components in the converter circuit 240 provides not only substantial simplification of the integrated circuit 170 as a whole, but it also reduces the well-recognized manufacturing problem of component mismatch, such as between the two differential operational amplifiers 108 and 10 of the embodiment of
Another exemplary embodiment of Ethernet transceiver communications circuitry is illustrated in the schematic of FIG. 21. Referring to
The transmit signal components generated by VCCs 113aa through 113 am are combined to provide a multi-level signal that forms a first polarity of differential transmit signal VT, which appears at terminals 172, 174 as a component of composite signal VTX. The transmit signal components generated by VCCs 113ba through 113bm are combined to provide a multi-level signal that forms a second polarity of signal VT. Composite signal VTX is fed to a differential active summer 115, which can be implemented in a manner similar to summer 112 of FIG. 19. Summer 115 also receives replicas of the transmit signal components produced by each VCC 113.
One feature of the arrangement of
Another feature of the arrangement of
For example VCC 113am is paired with VCC 113bm. Each VCC 113 in a differential pair provides a replica signal component to a converter 107, which can be implemented as shown in FIG. 19. For example, VCC 113am and VCC 113bm provide replica signal components to converter 107m. Each converter produces a differential replica signal component based on the single-ended signals received from the VCCs 113, and provides the differential replica signal components to summer 115. Summer 115 obtains the received signal VRCV by subtracting the differential replica signal components from the composite signal VTX that is present at the transceiver output terminals.
Another exemplary embodiment of Ethernet transceiver communications circuitry is illustrated in the schematic of FIG. 27. The integrated circuit 170 of
Thus each control circuit 111 (formed by a DAC 42 and a LPF 43) provides a ramp waveform to one of the voltage-to-current converters 113, thereby controlling the slew rates of the voltage-to-current converters. Controlling the slew rates in this manner reduces unwanted high-frequency components that would be generated with higher slew rates. Further, because the slew rates are similar for each of the voltage-to-current converters, the bandwidth of the multi-level transmit signal is not dependent on the value of the control signal, resulting in a signal with small and uniform distortion across signal levels.
Another exemplary embodiment of Ethernet transceiver communications circuitry is illustrated in the schematic of FIG. 23. Referring to
Summer 117 also receives a replica of the transmit signal components produced by DACs 190a and 190b. The replicas are produced by DACs 190ca through 190 cm and DACs 190da through 190dm. Summer 117 subtracts the replica signal VTXR from the composite signal VTX to obtain the receive signal VRCV. In some implementations each DAC 190 is implemented as shown in FIG. 22.
The individual components shown in outline or designated by blocks in the attached drawings are all well-known in the arts, and their specific construction and operation are not critical to the operation or best mode for carrying out the invention.
While the present invention has been described with respect to what is presently considered to be the preferred embodiments, it will be understood that the invention is not limited to the disclosed embodiments. To the contrary, the invention covers various modifications and equivalent arrangements included within the spirit and scope of the appended claims. The scope of the claims is to be accorded the broadest interpretation so as to encompass all such modifications and equivalent structures and functions. For example, the input signals for
This application is a continuation-in-part of U.S. Non-Provisional patent application Ser. No. 09/920,241 entitled “Apparatus And Method For Converting Single-Ended Signals To A Differential Signal, And A Transceiver Employing Same,” filed Aug. 1, 2001 now U.S. Pat. No. 7,433,665; and U.S. Non-Provisional patent application Ser. No. 09/737,474 entitled “Direct Drive Programmable Class A and B High Speed Power Digital-To-Analog Converter,” filed Dec. 18, 2000 now U.S. Pat. No. 6,462,688, the disclosures thereof incorporated by reference herein in their entirety. This application is also a continuation-in-part of U.S. Non-Provisional Patent Application Ser. No. 09/737,743, filed Dec. 18, 2000 now U.S. Pat. No. 7,194,037, which claims priority under 35 U.S.C. 119(e) to U.S. Provisional Application Ser. No. 60/206,409, filed May 23, 2000, and to U.S. Provisional Application Ser. No. 60/211,571, filed Jun. 15, 2000. This application is also a continuation-in-part of U.S. patent application Ser. No. 09/629,092, filed Jul. 31, 2000 now U.S. Pat. No. 6,775,529.
Number | Name | Date | Kind |
---|---|---|---|
3297951 | Blasbalg | Jan 1967 | A |
3500215 | Leuthold et al. | Mar 1970 | A |
3521170 | Leuthold et al. | Nov 1970 | A |
3543009 | Voelcker | Nov 1970 | A |
3793588 | Gerwen et al. | Feb 1974 | A |
3793589 | Puckett | Feb 1974 | A |
3973089 | Puckett | Aug 1976 | A |
4071842 | Tewksbury | Jan 1978 | A |
4112253 | Wilhelm | Sep 1978 | A |
4131767 | Weinstein | Dec 1978 | A |
4152541 | Yuen | May 1979 | A |
RE30111 | Blood, Jr. | Oct 1979 | E |
4309673 | Norberg et al. | Jan 1982 | A |
4321753 | Fusari | Mar 1982 | A |
4362909 | Snijders et al. | Dec 1982 | A |
4393370 | Hareyama | Jul 1983 | A |
4393494 | Belforte et al. | Jul 1983 | A |
4408190 | Nagano | Oct 1983 | A |
4464545 | Werner | Aug 1984 | A |
4503421 | Hareyama | Mar 1985 | A |
4527126 | Petrich et al. | Jul 1985 | A |
4535206 | Falconer | Aug 1985 | A |
4591832 | Fling et al. | May 1986 | A |
4605826 | Kanemasa | Aug 1986 | A |
4621172 | Kanemasa et al. | Nov 1986 | A |
4621356 | Scipione | Nov 1986 | A |
4626803 | Holm | Dec 1986 | A |
4715064 | Claessen | Dec 1987 | A |
4727566 | Dahlqvist | Feb 1988 | A |
4746903 | Czarniak et al. | May 1988 | A |
4816830 | Cooper | Mar 1989 | A |
4817081 | Wouda et al. | Mar 1989 | A |
4868571 | Inamasu | Sep 1989 | A |
4878244 | Gawargy | Oct 1989 | A |
4888762 | Arai | Dec 1989 | A |
4894820 | Miyamoto | Jan 1990 | A |
4935919 | Hiraguchi | Jun 1990 | A |
4947171 | Pfeifer | Aug 1990 | A |
4970715 | McMahan | Nov 1990 | A |
4972360 | Cukier et al. | Nov 1990 | A |
4988960 | Tomisawa | Jan 1991 | A |
4993045 | Alfonso | Feb 1991 | A |
4999830 | Agazzi | Mar 1991 | A |
5018134 | Kokubo et al. | May 1991 | A |
5043730 | Obinata | Aug 1991 | A |
5084865 | Koike | Jan 1992 | A |
5119365 | Warner et al. | Jun 1992 | A |
5136260 | Yousefi-Elezei | Aug 1992 | A |
5148427 | Buttle et al. | Sep 1992 | A |
5153450 | Ruetz | Oct 1992 | A |
5164725 | Long | Nov 1992 | A |
5175764 | Patel et al. | Dec 1992 | A |
5185538 | Kondoh et al. | Feb 1993 | A |
5202528 | Iwaooji | Apr 1993 | A |
5204880 | Wurster et al. | Apr 1993 | A |
5212659 | Scott et al. | May 1993 | A |
5222084 | Takahashi | Jun 1993 | A |
5243346 | Inami | Sep 1993 | A |
5243347 | Jackson et al. | Sep 1993 | A |
5245231 | Kocis et al. | Sep 1993 | A |
5245654 | Wilkison et al. | Sep 1993 | A |
5248956 | Himes | Sep 1993 | A |
5253249 | Fitzgerald et al. | Oct 1993 | A |
5253272 | Jaeger et al. | Oct 1993 | A |
5254994 | Takakura et al. | Oct 1993 | A |
5267269 | Shih et al. | Nov 1993 | A |
5269313 | DiPinto | Dec 1993 | A |
5272453 | Traynor et al. | Dec 1993 | A |
5280526 | Laturell | Jan 1994 | A |
5282157 | Murphy et al. | Jan 1994 | A |
5283582 | Krenik | Feb 1994 | A |
5305379 | Takeuchi | Apr 1994 | A |
5307064 | Kudoh | Apr 1994 | A |
5307405 | Sih | Apr 1994 | A |
5323157 | Ledzius et al. | Jun 1994 | A |
5325400 | Co et al. | Jun 1994 | A |
5357145 | Segaram | Oct 1994 | A |
5365935 | Righter et al. | Nov 1994 | A |
5367540 | Kakuishi et al. | Nov 1994 | A |
5373147 | Noda | Dec 1994 | A |
5375147 | Awata et al. | Dec 1994 | A |
5388092 | Koyama et al. | Feb 1995 | A |
5388123 | Uesugi et al. | Feb 1995 | A |
5392042 | Pellon | Feb 1995 | A |
5399996 | Yates et al. | Mar 1995 | A |
5403421 | Hinterseer | Apr 1995 | A |
5418478 | Van Brunt et al. | May 1995 | A |
5440514 | Flannagan et al. | Aug 1995 | A |
5440515 | Chang et al. | Aug 1995 | A |
5444739 | Uesugi et al. | Aug 1995 | A |
5465272 | Smith | Nov 1995 | A |
5471665 | Pace et al. | Nov 1995 | A |
5479124 | Pun et al. | Dec 1995 | A |
5489873 | Kamata et al. | Feb 1996 | A |
5507036 | Vagher | Apr 1996 | A |
5508656 | Jaffard et al. | Apr 1996 | A |
5517141 | Abdi et al. | May 1996 | A |
5517435 | Sugiyama | May 1996 | A |
5521540 | Marbot | May 1996 | A |
5537113 | Kawabata | Jul 1996 | A |
5539403 | Tani et al. | Jul 1996 | A |
5539405 | Norsworthy | Jul 1996 | A |
5539773 | Knee et al. | Jul 1996 | A |
5557027 | Kemp | Sep 1996 | A |
5559476 | Zhang et al. | Sep 1996 | A |
5568064 | Beers et al. | Oct 1996 | A |
5568142 | Velazquez et al. | Oct 1996 | A |
5572158 | Lee et al. | Nov 1996 | A |
5572159 | McFarland | Nov 1996 | A |
5577027 | Cheng | Nov 1996 | A |
5579004 | Linz | Nov 1996 | A |
5585795 | Yuasa et al. | Dec 1996 | A |
5585802 | Cabler et al. | Dec 1996 | A |
5587681 | Fobbester | Dec 1996 | A |
5589788 | Goto | Dec 1996 | A |
5596439 | Dankberg et al. | Jan 1997 | A |
5600321 | Winen | Feb 1997 | A |
5613233 | Vagher | Mar 1997 | A |
5625357 | Cabler | Apr 1997 | A |
5629652 | Weiss | May 1997 | A |
5648738 | Welland et al. | Jul 1997 | A |
5651029 | Yang et al. | Jul 1997 | A |
5659609 | Koizumi et al. | Aug 1997 | A |
5663728 | Essenwanger | Sep 1997 | A |
5666354 | Cecchi et al. | Sep 1997 | A |
5684482 | Galton | Nov 1997 | A |
5687330 | Gist et al. | Nov 1997 | A |
5696796 | Poklemba | Dec 1997 | A |
5703541 | Nakashima | Dec 1997 | A |
5719515 | Danger | Feb 1998 | A |
5726583 | Kaplinsky | Mar 1998 | A |
5745564 | Meek | Apr 1998 | A |
5757219 | Weedon et al. | May 1998 | A |
5757298 | Manley et al. | May 1998 | A |
5760726 | Koifman et al. | Jun 1998 | A |
5790060 | Tesch | Aug 1998 | A |
5790658 | Yip et al. | Aug 1998 | A |
5796725 | Muraoka | Aug 1998 | A |
5798661 | Runaldue et al. | Aug 1998 | A |
5798664 | Nagahori et al. | Aug 1998 | A |
5812597 | Graham et al. | Sep 1998 | A |
5821892 | Smith | Oct 1998 | A |
5822426 | Rasmus et al. | Oct 1998 | A |
5825819 | Cogburn | Oct 1998 | A |
5834860 | Parsons et al. | Nov 1998 | A |
5838177 | Keeth | Nov 1998 | A |
5838186 | Inoue et al. | Nov 1998 | A |
5841386 | Leduc | Nov 1998 | A |
5841809 | Koizumi et al. | Nov 1998 | A |
5844439 | Zortea | Dec 1998 | A |
5859552 | Do et al. | Jan 1999 | A |
5864587 | Hunt | Jan 1999 | A |
5880615 | Bazes | Mar 1999 | A |
5887059 | Xie et al. | Mar 1999 | A |
5892701 | Huang et al. | Apr 1999 | A |
5894496 | Jones | Apr 1999 | A |
5898340 | Chatterjee et al. | Apr 1999 | A |
5930686 | Devlin et al. | Jul 1999 | A |
5936450 | Unger | Aug 1999 | A |
5940442 | Wong et al. | Aug 1999 | A |
5940498 | Bardl | Aug 1999 | A |
5949362 | Tesch et al. | Sep 1999 | A |
5963069 | Jefferson et al. | Oct 1999 | A |
5982317 | Steensgaard-Madsen | Nov 1999 | A |
5999044 | Wohlfarth et al. | Dec 1999 | A |
6005370 | Gustavson | Dec 1999 | A |
6014048 | Talaga et al. | Jan 2000 | A |
6037490 | Kabalka et al. | Mar 2000 | A |
6037812 | Gaudet | Mar 2000 | A |
6038266 | Lee et al. | Mar 2000 | A |
6043766 | Hee et al. | Mar 2000 | A |
6044489 | Hee et al. | Mar 2000 | A |
6046607 | Kohdaka | Apr 2000 | A |
6047346 | Lau et al. | Apr 2000 | A |
6049706 | Cook et al. | Apr 2000 | A |
6052076 | Patton, III et al. | Apr 2000 | A |
6057716 | Dinteman et al. | May 2000 | A |
6067327 | Creigh et al. | May 2000 | A |
6087968 | Roza | Jul 2000 | A |
6094082 | Gaudet | Jul 2000 | A |
6100830 | Dedic | Aug 2000 | A |
6121831 | Mack | Sep 2000 | A |
6137328 | Sung | Oct 2000 | A |
6140857 | Bazes | Oct 2000 | A |
6148025 | Shirani et al. | Nov 2000 | A |
6150856 | Morzano | Nov 2000 | A |
6154784 | Liu | Nov 2000 | A |
6163283 | Schofield | Dec 2000 | A |
6163289 | Ginetti | Dec 2000 | A |
6163579 | Harrington et al. | Dec 2000 | A |
6166572 | Yamaoka | Dec 2000 | A |
6172634 | Leonowich et al. | Jan 2001 | B1 |
6173019 | Hee et al. | Jan 2001 | B1 |
6177896 | Min | Jan 2001 | B1 |
6185263 | Chan | Feb 2001 | B1 |
6188282 | Montalvo | Feb 2001 | B1 |
6191719 | Bult et al. | Feb 2001 | B1 |
6192226 | Fang | Feb 2001 | B1 |
6201490 | Kawano et al. | Mar 2001 | B1 |
6201831 | Agazzi et al. | Mar 2001 | B1 |
6201841 | Iwamatsu et al. | Mar 2001 | B1 |
6204788 | Tani | Mar 2001 | B1 |
6211716 | Nguyen et al. | Apr 2001 | B1 |
6215429 | Fischer et al. | Apr 2001 | B1 |
6223061 | Dacus et al. | Apr 2001 | B1 |
6236345 | Dagnachew et al. | May 2001 | B1 |
6236346 | Schofield | May 2001 | B1 |
6236645 | Agazzi | May 2001 | B1 |
6249164 | Cranford, Jr. et al. | Jun 2001 | B1 |
6249249 | Obayashi et al. | Jun 2001 | B1 |
6259012 | Hoshino | Jul 2001 | B1 |
6259680 | Blackwell et al. | Jul 2001 | B1 |
6259745 | Chan | Jul 2001 | B1 |
6259957 | Alexander et al. | Jul 2001 | B1 |
6266367 | Strait | Jul 2001 | B1 |
6271782 | Steensgaard-Madsen | Aug 2001 | B1 |
6275098 | Uehara et al. | Aug 2001 | B1 |
6288592 | Gupta | Sep 2001 | B1 |
6288604 | Shih et al. | Sep 2001 | B1 |
6289068 | Hassoun et al. | Sep 2001 | B1 |
6295012 | Greig | Sep 2001 | B1 |
6298046 | Thiele | Oct 2001 | B1 |
6307490 | Litfin et al. | Oct 2001 | B1 |
6309077 | Saif et al. | Oct 2001 | B1 |
6313775 | Lindfors et al. | Nov 2001 | B1 |
6332004 | Chan | Dec 2001 | B1 |
6333959 | Lai et al. | Dec 2001 | B1 |
6339390 | Velazquez et al. | Jan 2002 | B1 |
6340940 | Melanson | Jan 2002 | B1 |
6346899 | Hadidi | Feb 2002 | B1 |
6351229 | Wang | Feb 2002 | B1 |
RE37619 | Mercer et al. | Apr 2002 | E |
6369734 | Volk | Apr 2002 | B2 |
6370190 | Young et al. | Apr 2002 | B1 |
6373417 | Melanson | Apr 2002 | B1 |
6373908 | Chan | Apr 2002 | B2 |
6377640 | Trans | Apr 2002 | B2 |
6377683 | Dobson et al. | Apr 2002 | B1 |
6385238 | Nguyen et al. | May 2002 | B1 |
6385442 | Vu et al. | May 2002 | B1 |
6389077 | Chan | May 2002 | B1 |
6408032 | Lye et al. | Jun 2002 | B1 |
6411647 | Chan | Jun 2002 | B1 |
6415003 | Raghavan | Jul 2002 | B1 |
6421377 | Langberg et al. | Jul 2002 | B1 |
6421534 | Cook et al. | Jul 2002 | B1 |
6433608 | Huang | Aug 2002 | B1 |
6441761 | Viswanathan | Aug 2002 | B1 |
6452428 | Mooney et al. | Sep 2002 | B1 |
6462688 | Sutardja | Oct 2002 | B1 |
6468032 | Patel | Oct 2002 | B2 |
6469988 | Yang et al. | Oct 2002 | B1 |
6476476 | Glenn | Nov 2002 | B1 |
6476746 | Viswanathan | Nov 2002 | B2 |
6476749 | Yeap et al. | Nov 2002 | B1 |
6477200 | Agazzi et al. | Nov 2002 | B1 |
6492922 | New | Dec 2002 | B1 |
6501402 | Boxho | Dec 2002 | B2 |
6509854 | Morita et al. | Jan 2003 | B1 |
6509857 | Nakao | Jan 2003 | B1 |
6531973 | Brooks et al. | Mar 2003 | B2 |
6535987 | Ferrant | Mar 2003 | B1 |
6539072 | Donnelly et al. | Mar 2003 | B1 |
6556677 | Hardy | Apr 2003 | B1 |
6563870 | Schenk | May 2003 | B1 |
6566677 | Kano | May 2003 | B2 |
6570931 | Song | May 2003 | B1 |
6576746 | McBride et al. | Jun 2003 | B2 |
6577114 | Roo | Jun 2003 | B1 |
6583742 | Hossack | Jun 2003 | B1 |
6594304 | Chan | Jul 2003 | B2 |
6606489 | Razavi et al. | Aug 2003 | B2 |
6608743 | Suzuki | Aug 2003 | B1 |
6633178 | Wilcox et al. | Oct 2003 | B2 |
6687286 | Leonowich et al. | Feb 2004 | B1 |
6690742 | Chan | Feb 2004 | B2 |
6714825 | Tanaka | Mar 2004 | B1 |
6721379 | Cranford, Jr. et al. | Apr 2004 | B1 |
6731748 | Edgar, III et al. | May 2004 | B1 |
6744831 | Chan | Jun 2004 | B2 |
6744931 | Komiya et al. | Jun 2004 | B2 |
6751202 | Henrie | Jun 2004 | B1 |
6765931 | Rabenko et al. | Jul 2004 | B1 |
6775529 | Roo | Aug 2004 | B1 |
6816097 | Brooks et al. | Nov 2004 | B2 |
6823028 | Phanse | Nov 2004 | B1 |
6844837 | Sutardja et al. | Jan 2005 | B1 |
6864726 | Levin et al. | Mar 2005 | B2 |
6870881 | He | Mar 2005 | B1 |
6882216 | Kang | Apr 2005 | B2 |
6980644 | Sallaway et al. | Dec 2005 | B1 |
20010050585 | Carr | Dec 2001 | A1 |
20020061087 | Williams | May 2002 | A1 |
20020009057 | Blackwell et al. | Jun 2002 | A1 |
20020084857 | Kim | Jul 2002 | A1 |
20020136321 | Chan | Sep 2002 | A1 |
20020181601 | Huang et al. | Dec 2002 | A1 |
20030002570 | Chan | Jan 2003 | A1 |
20030174660 | Blon et al. | Sep 2003 | A1 |
20040005015 | Chan | Jan 2004 | A1 |
20040090981 | Lin et al. | May 2004 | A1 |
20040091071 | Lin et al. | May 2004 | A1 |
20040105504 | Chan | Jun 2004 | A1 |
20040141569 | Agazzi | Jul 2004 | A1 |
20040208312 | Okuda | Oct 2004 | A1 |
20050025266 | Chan | Feb 2005 | A1 |
Number | Date | Country |
---|---|---|
10 2004 017 497 | Nov 2004 | DE |
0 800 278 | Aug 1997 | EP |
57-48827 | Mar 1982 | JP |
58-111415 | Jul 1983 | JP |
62-159925 | Jul 1987 | JP |
63300700 | Dec 1988 | JP |
204527 | Aug 1989 | JP |
3-273704 | Dec 1991 | JP |
4-293306 | Oct 1992 | JP |
4-351109 | Dec 1992 | JP |
05064231 | Mar 1993 | JP |
6029853 | Feb 1994 | JP |
6-97831 | Apr 1994 | JP |
6-276182 | Sep 1994 | JP |
7-131260 | May 1995 | JP |
9-55770 | Aug 1995 | JP |
9-270707 | Mar 1996 | JP |
10-126183 | May 1998 | JP |
2001-177409 | Dec 1999 | JP |
6-97831 | Apr 2005 | JP |
6-276182 | Apr 2005 | JP |
9-270707 | Apr 2005 | JP |
62-159925 | Apr 2005 | JP |
2001-177409 | Apr 2005 | JP |
0497334 | Aug 2002 | TW |
0512608 | Dec 2002 | TW |
0545016 | Aug 2003 | TW |
WO 9946867 | Sep 1999 | WO |
WO 0027079 | May 2000 | WO |
WO 0028663 | May 2000 | WO |
WO 0028663 | May 2000 | WO |
WO 0028663 | May 2000 | WO |
WO 0028668 | May 2000 | WO |
WO 0028691 | May 2000 | WO |
WO 0028691 | May 2000 | WO |
WO 0028691 | May 2000 | WO |
WO 0028712 | May 2000 | WO |
WO 0035094 | Jun 2000 | WO |
Number | Date | Country | |
---|---|---|---|
60211571 | Jun 2000 | US | |
60206409 | May 2000 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09920241 | Aug 2001 | US |
Child | 10191924 | US | |
Parent | 09737474 | Dec 2000 | US |
Child | 09920241 | US | |
Parent | 09737743 | Dec 2000 | US |
Child | 09737474 | US | |
Parent | 09629092 | Jul 2000 | US |
Child | 09737743 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10191924 | Jul 2002 | US |
Child | 11284395 | US |