Number | Date | Country | Kind |
---|---|---|---|
10-069062 | Mar 1998 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5699003 | Saeki | Dec 1997 | A |
5867432 | Toda | Feb 1999 | A |
Number | Date | Country |
---|---|---|
8-237091 | Sep 1996 | JP |
Entry |
---|
Saeki et al., A 2.5-ns Clock Access, 250-MHz, 256-Mb SDRAM with Synchronous Mirror Delay, vol. 31, No. 11, Nov. 1996, pp. 1656-1668. |
Saeki et al., SP 23.4: A 2./5ns Clock Access 250MHz 256Mb SDRAM with a Synchronous Mirror Delay, (1996), p.374. |
Saeki et al., A 10ps Jitter 2 Clock Cycle Lock Time CMOS Digital Clock Generator Based on an Interleaved synchronous Mirror Delay Scheme, (1997), p.109. |
Oowaki et al., TD: Deep sub-micron and digital directions/paper tp 6.2, (1998), pp. 88 and 420. |