In system-on-a-chip (SOC) applications clock distribution is utilized to spread the high-speed clock from the clock generator circuit to the various functional blocks of the SOC. In addition to high power consumption there are additional problems with conventional clock distribution schemes including:
To reduce duty cycle error and quadrature phase error problems a lower clock signal fan-out may be used at the cost of more stages, more power consumption, and more clock signal jitter.
A conventional clock distribution circuit 100 is illustrated in
Disclosed herein are embodiments of injection locked oscillation (ILO) circuits applied along clock distribution circuit paths to extend bandwidth, reduce duty cycle error, reduce quadrature phase error, reduce clock signal jitter, and reduce clock signal power consumption.
To easily identify the discussion of any particular element or act, the most significant digit or digits in a reference number refer to the figure number in which that element is first introduced.
Disclosed herein are embodiments of clock distribution circuits that apply injection locked oscillation along clock distribution circuits to reduce duty cycle error. The clock distribution circuits generally comprise multiple individual clock signal paths divided into a plurality of stages isolated from one another by inverters. Intertwining injection locked oscillation feedback circuit paths are added to these paths, creating feedback signals that traverse at least one cross-coupled inverter pair disposed between the isolation inverters. The term “intertwining” is used herein to mean that the feedback circuit paths each traverse multiple ones of the individual clock signal paths in the clock distribution circuit.
In the Drawings certain circuit elements well known in the art (e.g., certain inverters) are not numbered or labeled for simplicity. Certain circuit elements may have different sizes indicating larger surface area in fabrication, for example to handle different power, frequency, or other operational conditions. However, the size of an element should not be construed as limiting or necessary unless specifically indicated in the description.
Referring to the injection locked oscillation circuit embodiments 200 of
In circuit 204 an additional feedback circuit path is added by R_inj_1 to further improve the duty cycle correction signal gain. The feedback circuit paths X0→X_c0→X4 and X1-X_c1→X5 intertwine to further reduce the direct current gain factor and increase the alternating current gain factor near the circuit resonant frequency, enhancing the duty cycle correction signal. As with circuit 204 these feedback circuit paths are symmetrically applied.
In circuit 206 a third feedback circuit path is symmetrically added via R_inj_2 to still further reduce the direct current gain factor and increase the alternating current gain factor around the circuit resonant frequency.
Thus when differential clock distribution is utilized the feedback circuit paths may one, two, three, or more pairs of symmetrical feedback circuit paths from one or more subsequent stage of the clock distribution circuit to inputs of one or more preceding stages of the clock distribution circuit.
The injection locked oscillation circuit embodiments 200 may provide substantial improvement in clock jitter at typical-typical (TT), fast-fast (FF), and slow-slow (SS) process corners while maintaining the clock signal at close to power rail-to-rail amplitudes. The noise-induced clock signal jitter at the SS process corner particularly at higher operating temperatures may also be reduced.
In the quadrature clock distribution circuit 300 the feedback circuit paths traverse the inverter ring circuits 302 disposed between the isolation inverters defining the stages of the of the quadrature clock distribution circuit 300. The inverter ring circuits 302 each comprise four back-to-back inverters, meaning the output of one inverter is utilized as an input to the next inverter along the cross-coupled ring circuit. Each inverter ring circuits 302 operates as an injection locked oscillator at a circuit resonant frequency of the quadrature clock distribution circuit 300.
The quadrature clock distribution circuit 300 may be combined with differential clock distribution techniques to implement a hybrid clock distribution scheme as illustrated by the clock distribution scheme 500 of
The inverter ring circuits 302 may in some embodiments be fine-tuned (e.g., by adjusting inverter sizes, adding impedances, etc.) at process corners to more precisely match their oscillation frequency to the clock frequency for improved performance. The inverter ring circuits 302 not only reduce quadrature phase error but also increase the clock distribution circuit bandwidth for example at SS process corners.
The disclosed clock distribution schemes may be applied to differential clock distribution in which the stages are so widely separated that the feedback circuit paths create problems with routing and parasitic capacitance.
Various embodiments have been illustrated and others will now be apparent to those of ordinary skill in the art. It will be understood that the illustration examples do not represent the only possible embodiments and that the scope of invention is described by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
7612621 | Kim | Nov 2009 | B2 |
8217725 | Kondou | Jul 2012 | B2 |
8749289 | Li | Jun 2014 | B2 |
8981822 | Li | Mar 2015 | B2 |
9019021 | Banin | Apr 2015 | B2 |
9306577 | Huang | Apr 2016 | B2 |
9473129 | Luo | Oct 2016 | B2 |
9755574 | Chatwin | Sep 2017 | B2 |
10014868 | Raj | Jul 2018 | B1 |
20040032300 | Joordens | Feb 2004 | A1 |
20070090867 | Kim | Apr 2007 | A1 |
20070241826 | Ueno | Oct 2007 | A1 |