Claims
- 1. A clock signal distributor circuit for maintaining a phase relationship between one or more remote operating nodes and a reference clock on a chip, wherein there is a clock signal drive path and a clock signal sense path in a distribution limb for each remote node, the clock signal distributor circuit comprising:
a variable signal delay circuit in the clock signal drive path; a variable signal delay circuit in the clock signal sense path; and feedback-based means for causing at least one variable signal delay circuit to change its signal delay based on the sense path signal.
- 2. The clock signal distributor circuit of claim 1 wherein at least one of the variable signal delay circuits comprises a vernier module.
- 3. The clock signal distributor circuit of claim 1 wherein the variable signal delay circuits are physically adjacent to one another on the chip.
- 4. The clock signal distributor circuit of claim 1 wherein the drive path and sense path for a distribution limb are routed adjacent to one another on the chip.
- 5. The clock signal distributor circuit of claim 4 wherein the drive path and sense path for a distribution limb are the same length.
- 6. The clock signal distributor circuit of claim 5 wherein the drive paths and sense paths in any one of the distribution limbs are the same length as one another.
- 7. The clock signal distributor circuit of claim 1 further comprising means located in the drive path and the sense path for at least one distribution limb, for buffering the drive and sense signals.
- 8. The clock signal distributor circuit of claim 1 further comprising a dummy load operatively connected to the sense path of at least one distribution limb.
- 9. The clock signal distributor circuit of claim 1 wherein the drive and sense paths in all distribution limbs are unequal by an amount of signal propagation time that is the same for all distribution limbs.
- 10. The clock signal distributor circuit of claim 1 further comprising a local reference limb comprising a clock signal drive path and a clock signal sense path.
- 11. The clock signal distributor circuit of claim 10 wherein the feedback-based means comprises means for comparing the clock phase of the sense path of the reference limb to the clock phase of the sense path of a distribution limb.
- 12. The clock signal distributor circuit of claim 10 wherein the signal propagation time in the reference limb is at least as long as that in any distribution limb.
- 13. The clock signal distributor circuit of claim 11 wherein the feedback-based means further comprises means, responsive to the means for comparing, for causing the change only after a plurality of phase comparisons.
- 14. The clock signal distributor circuit of claim 13 wherein the feedback-based means further comprises means for providing for manual fine adjustment of the clock phase in a distribution limb.
- 15. The clock signal distributor circuit of claim 1 wherein the feedback-based means compensates the propagation of the drive and sense paths simultaneously.
- 16. The clock signal distributor circuit of claim 15 wherein the feedback-based means comprises an up/down counter.
- 17. The clock signal distributor circuit of claim 11 wherein the feedback-based means further comprises means for causing the variable signal delay circuits to continuously hunt back-and-forth around the point of maximum metastability.
- 18. The clock signal distributor circuit of claim 1 further comprising a zero insertion delay module that creates an effective negative delay in the clock signal before it is provided to the distribution limbs.
- 19. The clock signal distributor circuit of claim 2 wherein at least one vernier module comprises a tapped delay chain.
- 20. The clock signal distributor circuit of claim 2 wherein at least one vernier module comprises a capacitance ladder comprising a plurality of capacitances.
- 21. The clock signal distributor circuit of claim 20 wherein the capacitance ladder comprises a pair of capacitances making up each capacitance in the ladder, with only one of any pair in use at a time.
- 22. The clock signal distributor circuit of claim 2 wherein at least on vernier module comprises multiple, mutually exclusive paths having different delays.
- 23. A clock signal distributor circuit for maintaining a phase relationship between one or more remote operating nodes and a reference clock on a chip, wherein there is a clock signal drive path and a clock signal sense path in a distribution limb for each remote node, the clock signal distributor circuit comprising:
a first variable signal delay vernier module in the clock signal drive path and at a physical location on the chip; a second variable signal delay vernier module in the clock signal sense path and at a physical location on the chip adjacent to the location of the first vernier module; and feedback-based means for causing the first and second vernier modules to simultaneously change their signal delay based on the sense path; wherein the drive path and sense path for a distribution limb are routed adjacent to one another on the chip.
- 24. The clock signal distributor circuit of claim 23 further comprising a local reference limb comprising a clock signal drive path and a clock signal sense path.
- 25. The clock signal distributor circuit of claim 24 wherein the feedback-based means comprises means for comparing the clock phase of the sense path of the reference limb to the clock phase of the sense path of a distribution limb.
- 26. The clock signal distributor circuit of claim 25 wherein the feedback-based means further comprises means, responsive to the means for comparing, for causing the change only after a plurality of phase comparisons.
- 27. The clock signal distributor circuit of claim 26 wherein the feedback-based means further comprises means for providing for manual fine adjustment of the clock phase in a distribution limb.
- 28. The clock signal distributor circuit of claim 24 wherein the signal propagation time in the reference limb is at least as long as that in any distribution limb.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority of Provisional application serial No. 60/402,031, filed on Aug. 8, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60402031 |
Aug 2002 |
US |