Claims
- 1. A counter clocked by a L phase system clock of frequency f, counting an integer number N, comprising:
- L means for counting (N-D), where D is a predetermined integer number that allows each L counter means to settle before N would be counted, each counting means being clocked by a predetermined phase of system clock; and
- L means for controlling counter means, one counter controlling means associated with each counter means, for delaying the output of their associated counter by at least D;
- wherein:
- the L counter means and their associated counter control means are arranged in series such that the input to each counter means is the output of the previous counter means in series delayed by the counter control means associated with the previous counter means.
- 2. The counter of claim 1, wherein the counter is used to divide the clock by an integer divisor of the effective clock.
- 3. The counter of claim 1, wherein the counter control means includes a master-slave flip flop, with the master connected to the output of the associated counter means and clocked by the clock phase clocking the associated counter means, and with the slave connected to the input of the next counter means in series and clocked by the clock associated with the next counter means in series.
- 4. The counter of claim 3, wherein the clock is a quadrature clock.
- 5. A counting apparatus clocked by a L phase system clock of frequency f, counting an integer number N, comprising:
- L counters for counting (N-D), where D is a predetermined integer number that allows each said counter to settle before N would be counted, each said counter being clocked by a predetermined phase of the system clock; and
- L controllers for said L counters, one said controller associated with each said counter, for delaying the output of its associated counter by at least D;
- wherein:
- the L counters and their associated controllers are arranged in series such that the input to each counter is the output of the previous counter in series delayed by the controller associated with the previous counter; and
- the outputs of the said L counters are delayed by their associated controllers, then are inputs to said circuit, which logically combines the outputs to form the output of the counter.
- 6. The counting apparatus according to claim 5, wherein N is an integer divisor of the system clock.
- 7. The counting apparatus according to claim 5, wherein said controllers each comprise a master-slave flip flop, a master input thereof being connected to an output of its said associated counter and being clocked by a clock phase clocking its said associated counter, and a slave input being connected to the input of the next counter in series, said slave input being clocked by the clock phase associated with said next counter in series.
- 8. The counting apparatus according to claim 5, wherein said system clock is a quadrature clock.
- 9. A counting apparatus clocked by a L phase system clock of frequency f, counting an integer number N, comprising:
- L counters for counting (N-D), where D is a predetermined integer number that allows each said counter to settle before N would be counted, each said counter being clocked by a predetermined phase of the system clock;
- L controllers for said L counters, one said controller associated with each said counter, for delaying the output of its associated counter by at least D; and
- a circuit for implementing a logic combination;
- wherein:
- the L counters and their associated controllers are arranged in series such that the input to each counter is the output of the previous counter in series delayed by the controller associated with the previous counter; and
- the outputs of the said L counters are delayed by their associated controllers, then are inputs to said circuit, which logically combines the outputs to form the output of the apparatus.
- 10. The counting apparatus according to claim 9, wherein N is an integer divisor of the system clock.
- 11. The counting apparatus according to claim 9, wherein said controllers each comprise a master-slave flip flop, a master input thereof being connected to an output of its said associated counter and being clocked by a clock phase clocking its said associated counter, and a slave input being connected to an input of said circuit for implementing a logic combination and being further connected to the input of the next counter in series, said slave input being clocked by the clock phase associated with said next counter in series.
- 12. The counting apparatus according to claim 9, wherein said system clock is a quadrature clock.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9405806 |
Mar 1994 |
GBX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/409,108, filed Mar. 23, 1995 now U.S. Pat. No. 5,488,646.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4477918 |
Nossen et al. |
Oct 1984 |
|
4876733 |
Burch et al. |
Nov 1989 |
|
5289517 |
Ohba et al. |
Feb 1994 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
2233132 |
Feb 1991 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
409108 |
Mar 1995 |
|