This application claims the benefit of Republic of Korea Patent Application No. 10-2022-0110036, filed on Aug. 31, 2022, which is hereby incorporated by reference in its entirety.
The present disclosure relates to a clock generator and a display device including the same.
With improvement in performance of display devices, the amount of data to be processed has increased. Display devices may be operated at a high speed to process a large amount of data, thereby providing high-resolution, high-quality images.
In order to process data at a high speed, a high-frequency clock signal must be generated, and designated operations must be performed based on the generated clock signal. However, the high-frequency clock signal, which is regularly generated, induces electromagnetic interference (hereinafter referred to as EMI). EMI may induce malfunction of peripheral circuits and devices, and therefore there is a need for a method capable of reducing EMI from a display device.
Accordingly, the present disclosure is directed to a clock generator and a display device including the same that substantially obviate one or more problems due to limitations and disadvantages of the related art.
It is an object of the present disclosure to provide a clock generator capable of reducing the effect of EMI due to a high-frequency clock signal and a display device including the same.
Additional advantages, objects, and features of the present disclosure will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from practice of the present disclosure. The objectives and other advantages of the present disclosure may be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
To achieve these objects and other advantages and in accordance with the purpose of the present disclosure, as embodied and broadly described herein, a clock generator includes an oscillator configured to output a reference clock signal to a first line, an EMI reduction controller configured to generate an EMI reduction signal offset with the reference clock signal and to output the EMI reduction signal to a second line, and a driving clock generator configured to generate an operation clock based on the reference clock signal, which is one of the reference clock signal input through the first line and the EMI reduction signal input through the second line.
The clock generator may further include a delay compensator configured to synchronize phases of the reference clock signal and the EMI reduction signal.
The driving clock generator may include a plurality of multiplexers connected to the first line and the second line in a tree structure, the plurality of multiplexers being configured to output the reference clock applied to the first line, and a plurality of flip-flops respectively connected to the plurality of multiplexers, the plurality of flip-flops being configured to generate a driving clock based on the reference clock.
The EMI reduction signal may include an inverted OSC signal for offsetting EMI by the reference clock signal and a ground signal for shielding the reference clock signal.
The EMI reduction controller may include an inverter configured to invert the reference clock signal in order to generate the inverted OSC signal and an output circuit configured to output a selected one of the inverted OSC signal and the ground signal.
The first line and the second line may be disposed so as to have a uniform distance therebetween.
The first line may include a plurality of first protrusions protruding to an area adjacent to the second line, the second line may include a plurality of second protrusions protruding to an area adjacent to the first line, the second protrusions having the same shape as the first protrusions, and the first protrusions and the second protrusions may be alternately arranged.
The first protrusions and the second protrusions may be arranged such that the distance between an end of each of the first protrusions and an end of a corresponding one of the second protrusions is equal to or greater than the vertical distance between the end of the first protrusion and the second line.
Each of the first protrusions and the second protrusions may be formed so as to have a loop shape.
In another aspect of the present disclosure, a display device includes a display panel including a plurality of pixels connected to a data line and a gate line, a gate driver IC configured to supply a gate signal to the gate line, and a plurality of timing controller merged ICs (TMICs) configured to covert an image signal input from the outside and to supply image data to the display panel, wherein each of the plurality of TMICs includes an oscillator configured to output a reference clock signal to a first line, an EMI reduction controller configured to generate an EMI reduction signal offset with the reference clock signal and to output the EMI reduction signal to a second line, and a driving clock generator configured to generate an operation clock for supplying the image data to the display panel based on the reference clock signal, which is one of the reference clock signal input through the first line and the EMI reduction signal input through the second line.
Each of the plurality of TMICs may further include a cascade synchronization controller configured to synchronize the operation clock.
One of the plurality of TMICs may be set as a master TMIC, and the master TMIC may generate a control signal for controlling the gate driver IC based on the reference clock signal and may apply the control signal to the gate driver IC.
Each of the plurality of TMICs may further include a delay compensator configured to synchronize phases of the reference clock signal and the EMI reduction signal.
The EMI reduction signal may include an inverted OSC signal for offsetting EMI by the reference clock signal and a ground signal for shielding the reference clock signal.
The first line and the second line may be disposed so as to have a uniform distance therebetween, the first line may include a plurality of first protrusions protruding to an area adjacent to the second line, the second line may include a plurality of second protrusions protruding to an area adjacent to the first line, the second protrusions having the same shape as the first protrusions, and the first protrusions and the second protrusions may be alternately arranged.
The first protrusions and the second protrusions may be arranged such that the distance between an end of each of the first protrusions and an end of a corresponding one of the second protrusions is equal to or greater than the vertical distance between the end of the first protrusion and the second line.
Each of the first protrusions and the second protrusions may be formed so as to have a loop shape.
It is to be understood that both the foregoing general description and the following detailed description of the present disclosure are exemplary and explanatory and are intended to provide further explanation of the present disclosure as claimed.
The accompanying drawings, which are included to provide a further understanding of the present disclosure and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the present disclosure and together with the description serve to explain the principle of the present disclosure. In the drawings:
Advantages and features of the present disclosure and methods of achieving the same will be more clearly understood from embodiments described below with reference to the accompanying drawings. However, the present disclosure is not limited to the following embodiments and may be implemented in various different forms. The embodiments are provided merely to complete the present disclosure and to fully inform a person having ordinary skill in the art to which the present disclosure pertains of the category of the present disclosure. The present disclosure is defined only by the category of the claims.
In the drawings for explaining the exemplary embodiments of the present disclosure, for example, the illustrated shape, size, ratio, angle, and number are given by way of example, and thus, are not limitative of the present disclosure. Throughout the present specification, the same reference numerals designate the same constituent elements. The terms “comprises”, “includes”, and “has”, used in this specification, do not preclude the presence or addition of other elements unless used along with the term “only”. The singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise.
In the interpretation of constituent elements, the constituent elements are interpreted as including an error range even if there is no explicit description thereof.
When describing positional relationships, for example, when the positional relationship between two parts is described using “on”, “above”, “below”, “beside”, or the like, one or more other parts may be located between the two parts unless the term “directly” or “closely” is used therewith.
Although the terms “first”, “second”, etc. may be used to describe various elements, the elements are not limited by the terms. These terms are merely used to distinguish one element from another element. Therefore, a “first element” described hereinafter may be a “second element” within the technical idea of the present disclosure.
Throughout the present specification, the same reference numerals substantially designate the same constituent elements. Hereinafter, embodiments of the present disclosure will be described in detail with reference to the accompanying drawings. In the following description of the present disclosure, a detailed description of known functions and configurations incorporated herein will be omitted when it may make the subject matter of the present disclosure rather unclear.
Referring to
The display panel PNL may be provided with a plurality of data lines DL and a plurality of gate lines GL, pixels PIX may be disposed at intersections between the signal lines GL and DL in a matrix form. Pixels PIX constituting the same horizontal line are connected to the same gate line GL, and pixels PIX constituting the same vertical line are connected to the same data line DL. Each of the pixels PIX may be implemented by a light emitting cell including a light emitting diode or a liquid crystal cell including a liquid crystal layer in order to display an image.
The system IC SIC may provide an image signal input from the outside and control signals, such as a vertical synchronization signal Vsync and a horizontal synchronization signal Hsync, to the data driver ICs TMIC1 to TMIC4.
Each of the data driver ICs TMIC1 to TMIC4 is implemented by a timing controller merged driver IC that performs both the function of a timing controller and the function of a data driver. Consequently, the data driver ICs TMIC1 to TMIC4 may generate a data control signal DCS for controlling the supply of an analog image signal to the display panel PNL based on the control signals provided from the system IC SIC, such as the vertical synchronization signal Vsync and the horizontal synchronization signal Hsync, and a gate control signal GCS for controlling the gate driver IC GIC. Here, the data control signal DCS may include source start pulse SSP, source sampling clock SSC, and source output enable SOE. The gate control signal GCS may include gate start pulse GSP, gate shift clock GSC, and gate output enable GOE. The data driver ICs TMIC1 to TMIC4 convert image data provided from the system IC SIC into data voltage, which is an analog signal, and supply the same to the data lines DL based on the generated data control signal.
Each of the data driver ICs TMIC1 to TMIC4 includes an oscillator independently mounted therein in order to generate various control signals. Each of the data driver ICs TMIC1 to TMIC4 includes a clock generator configured to generate various necessary control signals using an oscillation signal generated by the oscillator mounted therein. At this time, in order to synchronize operations between the data driver ICs TMIC1 to TMIC4, one of the data driver ICs is set to a master, and the others are set as slaves. The master data driver IC may perform control such that the slave data driver ICs are synchronized and may apply the gate control signal to the gate driver IC GIC in order to control the operation of the gate driver IC GIC.
The gate driver IC GIC generates a gate driving signal based on the gate control signal. The gate driver IC GIC sequentially supplies the gate driving signal to the gate lines GL such that one gate line GL is driven every horizontal period. A horizontal line to which data voltage is to be written is selected by the gate driving signal, and pixels of one horizontal line connected to a corresponding gate line GL are enabled. As previously described, the master data driver IC may control the operation of the gate driver IC GIC.
Referring to
The oscillator 110 outputs an oscillation clock signal OSC having a fixed frequency. The OSC signal is output as a high-frequency signal having a frequency of several tens of MHz and is used as a reference clock when timing for driving the display device is generated. The OSC signal is input to each of the EMI reduction controller 120 and the delay compensator 130.
The EMI reduction controller 120 outputs an EMI reduction signal capable of reducing EMI of the OSC signal. The EMI reduction signal may include an inverted OSC signal, which is an inverted signal of the OSC signal, and a ground signal. The EMI reduction controller 120 selectively supplies the inverted OSC signal or the ground signal depending on predetermined setting information.
The delay compensator 130 compensates for the delay in phase of the OSC signal such that the inverted OSC signal output from the EMI reduction controller 120 and the OSC signal output from the oscillator 110 are offset from each other. The delay compensator 130 may synchronize the point in time at which the OSC signal rises and the point in time at which the inverted OSC signal falls or the point in time at which the OSC signal falls and the point in time at which the inverted OSC signal rises in order to maximize the offset effect between the two signals, thereby maximizing the EMI reduction effect.
The driving clock generator 200 may generate operation timing for driving the data driver IC TMIC, such as the function of the timing controller and the function of the data driver. The driving clock generator 200 generates operation timing using the OSC signal as a reference signal. In order to generate operation timing, the driving clock generator 200 includes a plurality of flip-flops FF and a plurality of multiplexers MUX corresponding to the flip-flops FF. The OSC signal and the EMI reduction signal are input to the multiplexers MUX corresponding to the flip-flops FF in a clock tree structure. Each of the multiplexers MUX is operated such that the OSC signal, which is one of the EMI OSC signal and the EMI reduction signal, to a corresponding one of the flip-flops FF. Consequently, each of the multiplexers MUX may be implemented by a 2-to-1 multiplexer MUX configured to receive two signals and to output one signal. The driving clock generator 200 may generate operation timing based on the OSC signal selectively input by the multiplexer MUX.
The cascade synchronization controller 140 provides clock of the master data driver IC TMIC_Master to the slave data driver ICs TMIC_SlaveN to synchronize operation timings of the data driver ICs TMIC1 to TMIC4.
Referring to
The inverter 122 receives the OSC signal output from the oscillator 110 and outputs an inverted OSC signal, which is an inverted signal of the OSC signal.
The AND circuit 124 receives the inverted OSC signal and a selection signal and outputs the AND operation result OSC_B of the two signals. A high signal or a low signal is input as the selection signal. AND operation is a logical operation that outputs the conjunction of two inputs. When two inputs are high, therefore, a high signal is output. When the selection signal is input to the AND circuit 124 as a low signal, therefore, a low signal, i.e., a ground signal, is output as the AND operation result OSC_B. When the selection signal is output as a high signal, the same signal as the high/low state of the inverted OSC signal is output as the AND operation result OSC_B, and therefore the same signal as the inverted OSC signal is output. Here, the inverted OSC signal output as the AND operation result OSC_B is a signal obtained as the result of the OSC signal output from the oscillator 110 being output through the inverter 122 and the AND circuit 124. Consequently, the output signal OSC_B of the EMI reduction controller 120 has predetermined time delay from the OSC signal output from the oscillator 110.
Referring to
The plurality of inverters 132 generate delayed OSC signals by receiving the OSC signal output from the oscillator 110, inverting the OSC signal, and re-inverting the inverted OSC signal. Before input to the inverter, the OSC signal is not delayed. However, OSC signals output through the first and second inverters and OSC signals output through the third and fourth inverters are output in the state in which the phases of the signals are delayed although the signals have the same size.
The register selector 134 stores OSC delay signals output from the plurality of inverters 132, selects a delay signal synchronized in phase with the EMI reduction signal OSC_B output from the EMI reduction controller 120, and outputs a delay-compensated OSC signal OSC_D. The register selector 134 may store an OSC signal before input to the inverter as a Phase_0 signal, which is a signal before delay, and an OSC signal delayed once as the result of passing through the first and second inverters as a Phase_1 signal. The Phase_1 signal may be stored as a Phase_2 signal, which is a signal delayed twice, as the result of passing through the third and fourth inverters. In this way, OSC signals delayed up to Phase_N may be stored. Subsequently, EMI evaluation may be performed using the delay signals from Phase_0 to Phase_N to confirm the optimum delay signal, i.e., the delay signal synchronized in phase with the EMI reduction signal OSC_B, and the register selector 134 may output the delay signal of the corresponding phase as a delay-compensated OSC signal OSC_D.
When the EMI reduction signal OSC_B is an inverted OSC signal, the point in time at which the delay-compensated OSC signal OSC_D rises may be synchronized with the point in time at which the inverted OSC signal falls, and the point in time at which the delay-compensated OSC signal OSC_D falls may be synchronized with the point in time at which the inverted OSC signal rises. Consequently, EMI due to the OSC signal OSC_D may be offset by the EMI reduction signal OSC_B.
The EMI reduction signal OSC_B output from the EMI reduction controller 120 and the delay-compensated OSC signal OSC_D are supplied to the signal lines disposed parallel to each other and are input to the plurality of multiplexers MUX of the driving clock generator 200 in a clock tree structure. The plurality of multiplexers MUX inputs the delay-compensated OSC signal OSC_D, which is one of the EMI reduction signal OSC_B and the delay-compensated OSC signal OSC_D, to the flip-flops FF.
Referring to
The inverter 211 is connected to an input end of the second AND circuit 214 to invert a selection signal to be input to the second AND circuit 214 and to input the inverted signal to the second AND circuit 214. Since a high signal is input as the selection signal when this embodiment is driven, a low signal is input to the second AND circuit 214 as a selection signal.
The first AND circuit 212 receives the delay-compensated OSC signal OSC_D and the high signal, which is the selection signal, and outputs the AND operation result of the two signals as an output signal {circle around (1)}. AND operation is an operation that outputs the conjunction of two input signals. When two input signals are high state, therefore, a high signal is output. Since the same signal as the high/low state of the delay-compensated OSC signal OSC_D is output as the output signal {circle around (1)} of the first AND circuit 212, therefore, the same signal as the delay-compensated OSC signal OSC_D is output.
The second AND circuit 214 receives the EMI reduction signal OSC_B and the low signal, which is the selection signal, and outputs the AND operation result of the two signals as an output signal {circle around (2)} Since the low signal, which is the selection signal, is always input to the second AND circuit 214, the low signal is always output as the output signal {circle around (2)} of the second AND circuit 214.
The OR circuit 126 receives the output signal {circle around (1)} of the first AND circuit 212 and the output signal {circle around (2)} of the second AND circuit 214 and outputs the OR operation result of the two signals. OR operation is an operation that outputs the disjunction of two inputs. When two inputs are low, therefore, a low signal is output. Since, in the inputs of the OR circuit 126, the output signal {circle around (1)} of the first AND circuit 212 is the same signal as the delay-compensated OSC signal OSC_D and the output signal {circle around (2)} of the second AND circuit 214 is always low, the same signal as the high/low state of the delay-compensated OSC signal OSC_D is output as the output signal of the OR circuit 126, and therefore the same signal as the delay-compensated OSC signal OSC_D is output.
In the above construction, the OSC signal may be applied to the flip-flops FF of the driving clock generator 200 together with the EMI reduction signal to reduce EMI of the OSC signal, and only the OSC signal, which is one of the two signals, may be input to each of the flip-flops FF in a clock tree structure.
In the above construction, the display device according to the embodiment of the present disclosure may be configured such that an EMI reduction signal line is formed in response to an OSC signal line that provides a reference signal of the operation clock and an inverted signal or a ground signal capable of reducing EMI generated in the OSC signal line is selectively supplied to the EMI reduction signal line, whereby the effect of EMI due to the OSC signal is reduced. Here, the OSC signal line and the EMI reduction signal line may be modified in order to further improve the EMI reduction effect.
When a first line L1, to which the OSC signal OSC_D is applied, and a second line, to which the EMI reduction signal OSC_B is applied, are disposed adjacent to each other, EMI may be reduced by the coupling effect between the two lines L1 and L2. The coupling effect means an effect in which high-frequency signals leak from two conductors by parasitic capacitance formed between the two conductors. That is, EMI may be reduced as the parasitic capacitance formed between the two conductors increases.
The parasitic capacitance C formed between the two conductors may be defined as represented by Expression 1 below.
A: area of each metal plate, d: distance between metal plates, and ε: dielectric permittivity between metals
Referring to Expression 1, the parasitic capacitance C is proportional to the area A and the permittivity c of each of the conductors and is inversely proportional to the distance d between the conductors. Consequently, the EMI reduction effect is improved as the area A of each of the first line L1 and the second line L2 is increased, and the EMI reduction effect is improved as the distance d between the two lines L1 and L2 is decreased. Here, it is preferable for the first line L1 and the second line L2 to exhibit the same electrical signal characteristics and to have low electrical resistance. The optimized design values of the first line L1 and the second line L2 may be implemented based on design rules provided in a semiconductor production process in consideration of the above matters.
As shown in
The first line L1 and the second line L2 adjacent to each other may be formed in a serrated structure having protrusions alternately formed on adjacent lines in order to maximize the EMI reduction effect due to the coupling effect while having the same electrical resistance characteristic values. When the protrusions are formed on the adjacent lines, the area of each of the lines is increased, whereby the parasitic capacitance may be increased. Here, when the protrusions of the adjacent lines are arranged side by side, the coupling effect may be improved due to reduction in distance between the lines, but electrical stability, such as ESD, may be lowered. When the protrusions of the adjacent lines are alternately arranged, the EMI offset and shielding effect may be improved due to the coupling effect in a diagonal direction while the distance between the two conductors is uniformly maintained.
Referring to
Referring to
When the protrusions are alternately formed on the adjacent lines, such as the first line L1 and the second line L2, as described above, the area of each line may be increased, whereby it is possible to increase parasitic capacitance and to improve the EMI offset and shielding effect due to the coupling effect in the diagonal direction while maintaining the same distance.
Meanwhile, when the protrusions are formed on the lines, antenna characteristics in which electromagnetic waves generated from the lines have a specific radiation pattern are obtained. When an electrical signal is applied to a conductor, antenna characteristics in which electromagnetic waves are radiated and have a specific radiation pattern depending on the shape thereof are obtained.
As shown in
On the other hand, when loop protrusions are formed on the line, as shown in
When the loop protrusions are alternately formed on the adjacent lines, such as the first line L1 and the second line L2 according to the second embodiment, as described above, it is possible to obtain the coupling effect due to increase in area of the lines and to improve the EMI offset effect using the antenna directivity characteristics of the lines.
As is apparent from the above description, an embodiment of the present disclosure has the following effects.
The embodiment of the present disclosure has an effect in that an EMI reduction signal line is formed in response to an OSC signal line that provides a reference signal of an operation clock and an inverted signal or a ground signal capable of reducing EMI generated in the OSC signal line is selectively supplied to the EMI reduction signal line, whereby it is possible to reduce the effect of EMI due to the OSC signal.
The embodiment of the present disclosure has an effect in that the OSC signal line and the EMI reduction signal line are disposed parallel to each other and protrusions are alternately formed on the OSC signal line and the EMI reduction signal line, whereby it is possible to maximize the EMI reduction effect due to the coupling effect between the two lines.
Effects of the present disclosure are not limited to the above effects, and the present disclosure has a wider variety of effects.
Those skilled in the art will understand that various modification and alternations are possible from the above description without departing from the technical idea of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
10-2022-0110036 | Aug 2022 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20010015712 | Hashimoto | Aug 2001 | A1 |
20070070005 | Okamura | Mar 2007 | A1 |
20070132701 | Jeon | Jun 2007 | A1 |
20070164883 | Furtner | Jul 2007 | A1 |
20080218232 | Jeon | Sep 2008 | A1 |
20080246755 | Lee | Oct 2008 | A1 |
20090115477 | Lin | May 2009 | A1 |
20090174691 | Yeo | Jul 2009 | A1 |
20100039426 | Matsumoto | Feb 2010 | A1 |
20100045588 | Lee | Feb 2010 | A1 |
20100085084 | Kim | Apr 2010 | A1 |
20100128064 | Taylor | May 2010 | A1 |
20100177085 | Yamagishi | Jul 2010 | A1 |
20100231787 | Kim | Sep 2010 | A1 |
20100315552 | Rothaar | Dec 2010 | A1 |
20110032421 | Kota | Feb 2011 | A1 |
20110080382 | Koo | Apr 2011 | A1 |
20110157104 | Kang | Jun 2011 | A1 |
20110286562 | Jeon | Nov 2011 | A1 |
20110292028 | Seo | Dec 2011 | A1 |
20160241251 | Kim | Aug 2016 | A1 |
20160260411 | Han | Sep 2016 | A1 |
20160284313 | Lin | Sep 2016 | A1 |
20170206848 | Jeon | Jul 2017 | A1 |
20170309242 | Kim | Oct 2017 | A1 |
20180040267 | Huang | Feb 2018 | A1 |
20180096656 | Lee | Apr 2018 | A1 |
20180190238 | Park | Jul 2018 | A1 |
20180357946 | Ryu | Dec 2018 | A1 |
20190155432 | Park | May 2019 | A1 |
20190156761 | Kim | May 2019 | A1 |
20200029059 | Chahine | Jan 2020 | A1 |
20210020134 | Park | Jan 2021 | A1 |
20210125572 | Zhang | Apr 2021 | A1 |
20220139325 | Lee | May 2022 | A1 |
20220208145 | Glen | Jun 2022 | A1 |
20230018128 | Byeon | Jan 2023 | A1 |
20230040625 | Park | Feb 2023 | A1 |
Number | Date | Country | |
---|---|---|---|
20240071282 A1 | Feb 2024 | US |