| Chih -Kong Ken Yang, et al., “A 0.8-μm CMOS 2.5 Gb/s Oversampling Receiver and Transmitter for Serial Links,” IEEE Journal of Solid-State Circuits, vol. 31, No. 12, pp. 2015-2023, (Dec. 1996). |
| Stefanos Sidiropoulos, et al., “A Semidigital Dual Delay-Locked Loop,” IEEE Journal of Solid-State Circuits, vol. 32, No. 11, pp. 1683-1692, (Nov. 1997). |
| Garlepp B.W. et al., “A Portable Digital DLL for High-Speed CMOS Interface Circuits,” IEEE Journal of Solid-State Circuits, IEEE Inc., New York, U.S., vol. 34, No. 5, May 1999. |