Claims
- 1. A clock loss detector, comprising:
- a clock phase generator having an input clock signal and output clock phase signals;
- a first dynamic latch connected with said clock phase signals and having a first inverted output signal;
- a first transistor pair having a PMOS transistor and a weak NMOS transistor connected in series, wherein the gate of said PMOS transistor is connected with said first inverted output signal;
- a second dynamic latch connected with said clock phase signals and having a second inverted output signal;
- a second transistor pair having a weak PMOS transistor and a NMOS transistor connected in series, wherein the gate of said NMOS transistor is coupled with said second inverted output; and
- a circuit connected with said first transistor pair and said second transistor pair and having an output signal, wherein said output signal is asserted when said clock signal is inactive.
- 2. The clock loss detector of claim 2, further comprising an enable signal connected with said circuit.
Parent Case Info
This application is a divisional of application Ser. No. 09/055,221, filed April 6, 1998.
US Referenced Citations (10)
Divisions (1)
|
Number |
Date |
Country |
Parent |
055221 |
Apr 1998 |
|